









SN54HCT245, SN74HCT245

ZHCSR06H - MARCH 1984 - REVISED DECEMBER 2022

# SNx4HCT245 具有三态输出的八路总线收发器

#### 1 特性

- 4.5V 至 5.5V 的工作电压范围
- 高电流三态输出直接驱动总线或多达 15 个 LSTTL
- 低功耗, I<sub>CC</sub> 最大值为 80µA
- t<sub>pd</sub> 典型值 = 14 ns
- 电压为 5V 时,输出驱动为 ±6mA
- 低输入电流,最大值 1µA
- 输入兼容 TTL 电压

#### 2 应用

- 工厂自动化与控制
- 电网基础设施
- 电子销售终端
- 多功能打印机
- 电机驱动器
- 存储器
- 电信基础设施

#### 3 说明

SNx4HCT245 八路总线收发器专为数据总线之间的异 步双向通信而设计。控制功能实现可更大限度地减少外 部时序要求。

根据方向控制 (DIR) 输入上的逻辑电平, SNx4HCT245 器件将数据从 A 总线发送至 B 总线,或 者将数据从 B 总线发送至 A 总线。输出使能 (OE) 输 入可用于禁用器件,这样可有效隔离总线。

#### 器件信息

| 器件型号         | 封装 <sup>(1)</sup>  | 封装尺寸(标称值)        |  |  |
|--------------|--------------------|------------------|--|--|
|              | J ( CDIP , 20 )    | 24.20mm × 6.92mm |  |  |
| SN54HCT245   | FK ( LCCC , 20 )   | 8.89mm × 8.89mm  |  |  |
|              | W ( CFP , 20 )     | 13.09mm × 6.92mm |  |  |
|              | DW ( SOIC , 20 )   | 12.80mm × 7.50mm |  |  |
|              | N ( PDIP , 20 )    | 24.33mm × 6.35mm |  |  |
| SN74HCT245   | NS ( SO , 20 )     | 12.60mm × 5.30mm |  |  |
| 311741101243 | PW (TSSOP, 20)     | 6.50mm × 4.40mm  |  |  |
|              | DB ( SSOP , 20 )   | 7.80mm × 7.20mm  |  |  |
|              | DGS ( VSSOP , 20 ) | 5.10mm × 3.00mm  |  |  |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



To Seven Other Channels

Copyright © 2016, Texas Instruments Incorporated

#### 逻辑图(正逻辑)

English Data Sheet: SCLS020



#### **Table of Contents**

| 1 特性                                                   | 1 | 8.3 Feature Description                 | 9                |
|--------------------------------------------------------|---|-----------------------------------------|------------------|
| 2 应用                                                   |   | 8.4 Device Functional Modes             |                  |
| 3 说明                                                   |   | 9 Application and Implementation        | 10               |
| 4 Revision History                                     |   | 9.1 Application Information             | 10               |
| 5 Pin Configuration and Functions                      |   | 9.2 Typical Application                 | 10               |
| 6 Specifications                                       |   | 10 Power Supply Recommendations         | 12               |
| 6.1 Absolute Maximum Ratings                           |   | 11 Layout                               | 12               |
| 6.2 ESD Ratings                                        |   | 11.1 Layout Guidelines                  | 12               |
| 6.3 Recommended Operating Conditions                   |   | 11.2 Layout Example                     | 12               |
| 6.4 Thermal Information                                |   | 12 Device and Documentation Support     | 13               |
| 6.5 Electrical Characteristics                         |   | 12.1 Documentation Support              | 1 <mark>3</mark> |
| 6.6 Switching Characteristics: C <sub>1</sub> = 50 pF  |   | 12.2 Related Links                      | 13               |
| 6.7 Switching Characteristics: C <sub>L</sub> = 150 pF |   | 12.3 接收文档更新通知                           | 13               |
| 6.8 Operating Characteristics                          |   | 12.4 支持资源                               | 13               |
| 6.9 Typical Characteristics                            |   | 12.5 Trademarks                         |                  |
| 7 Parameter Measurement Information                    |   | 12.6 Electrostatic Discharge Caution    | 13               |
| 8 Detailed Description                                 | 9 | 12.7 术语表                                | 13               |
| 8.1 Overview                                           |   | 13 Mechanical, Packaging, and Orderable |                  |
| 8.2 Functional Block Diagram                           | 9 | Information                             | 13               |
| · ·                                                    |   |                                         |                  |

4 Revision History 注:以前版本的页码可能与当前版本的页码不同

| Changes from Revision G (September 2022) to Revision H (December 2022) | Page    |
|------------------------------------------------------------------------|---------|
| • 添加了 DGS 封装信息                                                         | 1       |
| Added DGS package values in the <i>Thermal Information</i> table       | 5       |
| Changes from Revision F (August 2016) to Revision G (September 2022)   | Page    |
| • 更新了整个文档中的表格、图和交叉参考的编号格式                                              | 1       |
| Changes from Revision E (August 2003) to Revision F (August 2016)      | Page    |
| • 删除了"订购信息",请参阅数据表末尾的 POA                                              | 1       |
| • 添加了 ESD 等级表、特性说明部分、器件功能模式、应用和实施部分、电源相关建议部分、                          | 布局 部分、器 |
| 件和文档支持 部分以及机械、封装和可订购信息 部分                                              |         |
| Updated values in the <i>Thermal Information</i> table                 |         |
| ·                                                                      |         |



#### **5 Pin Configuration and Functions**



J, W, DB, DW, N, NS, PW or DGS Packages 20-Pin CDIP, CFP, SSOP, SOIC, PDIP, SO, TSSOP or VSSOP Top View



FK Package 20-Pin LCCC Top View

#### **Pin Functions**

| P   | IN              | TYPE(1) | DESCRIPTION                                                                                |
|-----|-----------------|---------|--------------------------------------------------------------------------------------------|
| NO. | NAME            | ITPE\'' | DESCRIPTION                                                                                |
| 1   | DIR             | I       | Direction select. High = A to B, Low = B to A                                              |
| 2   | A1              | I/O     | Channel 1 port A                                                                           |
| 3   | A2              | I/O     | Channel 2 port A                                                                           |
| 4   | A3              | I/O     | Channel 3 port A                                                                           |
| 5   | A4              | I/O     | Channel 4 port A                                                                           |
| 6   | A5              | I/O     | Channel 5 port A                                                                           |
| 7   | A6              | I/O     | Channel 6 port A                                                                           |
| 8   | A7              | I/O     | Channel 7 port A                                                                           |
| 9   | A8              | I/O     | Channel 8 port A                                                                           |
| 10  | GND             | _       | Ground                                                                                     |
| 11  | B8              | O/I     | Channel 8 port B                                                                           |
| 12  | B7              | O/I     | Channel 7 port B                                                                           |
| 13  | B6              | O/I     | Channel 6 port B                                                                           |
| 14  | B5              | O/I     | Channel 5 port B                                                                           |
| 15  | B4              | O/I     | Channel 4 port B                                                                           |
| 16  | В3              | O/I     | Channel 3 port B                                                                           |
| 17  | B2              | O/I     | Channel 2 port B                                                                           |
| 18  | B1              | O/I     | Channel 1 port B                                                                           |
| 19  | ŌE              | I       | Output enable, active low. High = all ports in high impedance mode, Low = all ports active |
| 20  | V <sub>CC</sub> | _       | Power supply                                                                               |

(1) Signal Types: I = Input, O = Output, I/O = Input or Output



#### **6 Specifications**

#### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                   |                                       | MIN   | MAX | UNIT |
|------------------|---------------------------------------------------|---------------------------------------|-------|-----|------|
| V <sub>CC</sub>  | Supply voltage                                    |                                       | - 0.5 | 7   | V    |
| I <sub>IK</sub>  | Input clamp current <sup>(2)</sup>                | $V_I < 0$ or $V_I > V_{CC}$           |       | ±20 | mA   |
| I <sub>OK</sub>  | Output clamp current <sup>(2)</sup>               | $V_O < 0$ or $V_O > V_{CC}$           |       | ±20 | mA   |
| Io               | Continuous output current                         | V <sub>O</sub> = 0 to V <sub>CC</sub> |       | ±35 | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                                       |       | ±70 | mA   |
| TJ               | Operating virtual junction temperature            |                                       |       | 150 | °C   |
| T <sub>stg</sub> | Storage temperature                               |                                       | - 65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1500 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                     |                                  | MIN  | NOM | MAX                                              | UNIT |
|-----------------|-------------------------------------|----------------------------------|------|-----|--------------------------------------------------|------|
| V <sub>CC</sub> | Supply voltage                      |                                  | 4.5  | 5   | 5.5                                              | V    |
| V <sub>IH</sub> | High-level input voltage            | V <sub>CC</sub> = 4.5 V to 5.5 V | 2    |     |                                                  | V    |
| V <sub>IL</sub> | Low-level input voltage             | V <sub>CC</sub> = 4.5 V to 5.5 V |      |     | 0.8                                              | V    |
| VI              | Input voltage                       |                                  | 0    |     | V <sub>CC</sub>                                  | V    |
| Vo              | Output voltage                      |                                  | 0    |     | V <sub>CC</sub>                                  | V    |
| Δ t/<br>Δ v     | Input transition rise and fall time |                                  |      |     | 500                                              | ns   |
| _               | Operating free air temperature      | SN54HCT245                       | - 55 |     | 125                                              | °C   |
| T <sub>A</sub>  | Operating free-air temperature      | SN74HCT245                       | - 40 |     | 0.8<br>V <sub>CC</sub><br>V <sub>CC</sub><br>500 |      |

(1) All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See the TI application report, Implications of Slow or Floating CMOS Inputs (SCBA004).

Submit Document Feedback

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **6.4 Thermal Information**

|                        |                                              | SNx4HCT245  |            |              |              |              |             |            |                   |                    |      |
|------------------------|----------------------------------------------|-------------|------------|--------------|--------------|--------------|-------------|------------|-------------------|--------------------|------|
| THERMAL METRIC(1)      |                                              | J<br>(CDIP) | W<br>(CFP) | FK<br>(LCCC) | DB<br>(SSOP) | DW<br>(SOIC) | N<br>(PDIP) | NS<br>(SO) | PW<br>(TSS<br>OP) | DGS<br>(VSS<br>OP) | UNIT |
|                        |                                              | 20<br>PINS  | 20<br>PINS | 20<br>PINS   | 20<br>PINS   | 20<br>PINS   | 20<br>PINS  | 20<br>PINS | 20<br>PINS        | 20<br>PINS         |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | _           |            | _            | 84.6         | 70.4         | 43.4        | 68.9       | 94.9              | 118.4              | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 38.7        | 60.8       | 37.1         | 44.3         | 36.5         | 29.5        | 34.7       | 30.2              | 57.7               | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 49.8        | 100.4      | 36.1         | 40.2         | 38.1         | 24.3        | 36.4       | 45.7              | 73.1               | °C/W |
| ψ ЈТ                   | Junction-to-top characterization parameter   | _           | _          | _            | 11.1         | 11.3         | 15          | 11.6       | 1.5               | 5.7                | °C/W |
| ψ ЈВ                   | Junction-to-board characterization parameter | _           | _          | _            | 39.7         | 37.7         | 24.2        | 36         | 45.1              | 72.7               | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 11.5        | 8.5        | 4.3          | _            | _            | _           | _          | _                 | _                  | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                       | METER TEST CONDITIONS V <sub>CC</sub> MIN TYP MAX |                                                   | UNIT                         |                       |       |      |       |       |                    |
|----------------------|---------------------------------|---------------------------------------------------|---------------------------------------------------|------------------------------|-----------------------|-------|------|-------|-------|--------------------|
|                      |                                 |                                                   |                                                   | I <sub>OH</sub> =            | T <sub>A</sub> = 25°C |       | 4.4  | 4.499 |       |                    |
|                      |                                 |                                                   |                                                   | - 20                         | SN54HCT245            |       | 4.4  |       |       |                    |
|                      | Liberta Laurel Outer of Maltana | out Out out Vallage                               |                                                   | μA                           | SN74HCT245            | 45.7  | 4.4  |       |       | 1 ,                |
| V <sub>OH</sub>      | High-Level Output Voltage       |                                                   | $V_I = V_{IH}$ or $V_{IL}$                        | I <sub>OH</sub> =            | T <sub>A</sub> = 25°C | 4.5 V | 3.98 | 4.3   |       | V                  |
|                      |                                 |                                                   |                                                   | - 6                          | SN54HCT245            |       | 3.7  |       |       |                    |
|                      |                                 |                                                   |                                                   | mA                           | SN74HCT245            |       | 3.84 |       |       |                    |
|                      |                                 |                                                   |                                                   |                              | T <sub>A</sub> = 25°C |       |      | 0.001 | 0.1   |                    |
|                      |                                 |                                                   |                                                   | I <sub>OL</sub> = 1<br>20 μΑ | SN54HCT245            |       |      |       | 0.1   |                    |
| V                    | Lauri arral Ordanid Maltaga     |                                                   | \\\ = \\\ = \\\                                   | 20 μΛ                        | SN74HCT245            | 45.7  |      |       | 0.1   | .,                 |
| $V_{OL}$             | Low-Level Output Voltage        |                                                   | $V_I = V_{IH}$ or $V_{IL}$                        |                              | T <sub>A</sub> = 25°C | 4.5 V |      | 0.17  | 0.26  | V<br>V<br>nA<br>μA |
|                      |                                 |                                                   |                                                   | I <sub>OL</sub> = 6 mA       | SN54HCT245            |       |      |       | 0.4   |                    |
|                      |                                 |                                                   |                                                   |                              | SN74HCT245            |       |      |       | 0.33  |                    |
|                      |                                 |                                                   | V <sub>I</sub> = V <sub>CC</sub> or 0             | T <sub>A</sub> = 25°C        |                       | 5.5 V |      | ±0.1  | ±100  | - 1                |
| I                    | Input Current                   | DIR or<br>OE                                      |                                                   | SN54HCT245                   |                       |       |      |       | ±1000 |                    |
|                      |                                 |                                                   |                                                   | SN74HCT245                   |                       |       |      |       | ±1000 |                    |
|                      |                                 |                                                   |                                                   | T <sub>A</sub> = 2           | 5°C                   |       | ,    | ±0.01 | ±0.5  |                    |
| $I_{OZ}$             | Off-State Output Current        | A or B                                            | $V_O = V_{CC}$ or 0                               | SN54F                        | ICT245                | 5.5 V |      |       | ±10   | μΑ                 |
|                      |                                 |                                                   |                                                   | SN74HCT245                   |                       |       |      |       | ±5    |                    |
|                      |                                 |                                                   |                                                   |                              | T <sub>A</sub> = 25°C |       |      |       | 8     |                    |
| $I_{CC}$             | Supply Current                  |                                                   | $V_I = V_{CC}$ or 0                               | I <sub>O</sub> = 0           | SN54HCT245            | 5.5 V |      |       | 160   | μA                 |
|                      |                                 |                                                   |                                                   |                              | SN74HCT245            |       | ,    |       | 80    |                    |
|                      |                                 |                                                   |                                                   | T <sub>A</sub> = 25°C        |                       |       |      | 1.4   | 2.4   |                    |
| ΔI <sub>CC</sub> (1) | Supply-Current Change           |                                                   | One input at 0.5 V or 2.4 V, Other inputs at 0 or | SN54HCT245                   |                       | 5.5 V |      |       | 3     | mA                 |
|                      |                                 |                                                   | VCC                                               | SN74F                        | ICT245                |       |      |       | 2.9   |                    |



over recommended operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER         |              | TEST CONDITIONS       | V <sub>CC</sub> | MIN | TYP | MAX | UNIT |
|--------------------|-------------------|--------------|-----------------------|-----------------|-----|-----|-----|------|
|                    |                   | DID          | T <sub>A</sub> = 25°C | 4.5 V           |     | 3   | 10  |      |
| C <sub>i</sub> (2) | Input Capacitance | DIR or<br>OE | SN54HCT245            | to              |     |     | 10  | pF   |
|                    |                   |              | SN74HCT245            | 5.5 V           |     |     | 10  |      |

- (1) This is the increase in supply current for each input that is at one of the specified TTL voltage levels, rather than 0 V or V<sub>CC</sub>.
- (2) Parameter C<sub>i</sub> does not apply to transceiver I/O ports.

# 6.6 Switching Characteristics: $C_L = 50 pF$

over recommended operating free-air temperature range, C<sub>L</sub> = 50 pF (unless otherwise noted) (see 图 7-1)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |  |
|-----------------|-----------------|----------------|-----------------|-----------------------|-----|-----|-----|------|--|
|                 |                 |                |                 | T <sub>A</sub> = 25°C |     | 16  | 22  |      |  |
|                 |                 |                | 4.5 V           | SN54HCT245            |     |     | 33  |      |  |
| _               | A or B          | B or A         |                 | SN74HCT245            |     | ,   | 28  | -    |  |
| t <sub>pd</sub> | AOID            | BOIA           |                 | T <sub>A</sub> = 25°C |     | 14  | 20  | ns   |  |
|                 |                 |                | 5.5 V           | SN54HCT245            |     |     | 30  |      |  |
|                 |                 |                |                 | SN74HCT245            |     |     | 25  |      |  |
|                 |                 |                | 4.5 V           | T <sub>A</sub> = 25°C |     | 25  | 46  |      |  |
| t <sub>en</sub> | ŌĒ              | A or B         |                 | SN54HCT245            |     |     | 69  |      |  |
|                 |                 |                |                 | SN74HCT245            |     |     | 58  | ne   |  |
|                 | OL              |                | 5.5 V           | T <sub>A</sub> = 25°C |     | 22  | 41  | ns   |  |
|                 |                 |                |                 | SN54HCT245            |     |     | 62  |      |  |
|                 |                 |                |                 | SN74HCT245            |     |     | 52  |      |  |
|                 |                 | A or B         | 4.5 V           | T <sub>A</sub> = 25°C |     | 26  | 40  | ns   |  |
|                 |                 |                |                 | SN54HCT245            |     |     | 60  |      |  |
| $t_{\sf dis}$   | ŌĒ              |                |                 | SN74HCT245            |     |     | 50  |      |  |
| dis             | OL              | AGIB           | 5.5 V           | T <sub>A</sub> = 25°C |     | 23  | 36  |      |  |
|                 |                 |                |                 | SN54HCT245            |     |     | 54  |      |  |
|                 |                 |                |                 | SN74HCT245            |     |     | 45  |      |  |
|                 |                 |                |                 | T <sub>A</sub> = 25°C |     | 9   | 12  |      |  |
|                 |                 |                | 4.5 V           | SN54HCT245            |     |     | 18  |      |  |
| t <sub>t</sub>  |                 | A or B         |                 | SN74HCT245            |     |     | 15  | ne   |  |
| ч               |                 | 7015           |                 | T <sub>A</sub> = 25°C |     | 8   | 11  | ns   |  |
|                 |                 |                | 5.5 V           | SN54HCT245            |     |     | 16  |      |  |
|                 |                 |                |                 | SN74HCT245            |     |     | 14  |      |  |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 6.7 Switching Characteristics: $C_L = 150 pF$

over recommended operating free-air temperature range, C<sub>L</sub> = 150 pF (unless otherwise noted) (see 图 7-1)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> | TEST CONDITIONS       | MIN | TYP | MAX | UNIT |
|-----------------|-----------------|----------------|-----------------|-----------------------|-----|-----|-----|------|
|                 |                 |                |                 | T <sub>A</sub> = 25°C |     | 20  | 30  |      |
|                 |                 |                | 4.5 V           | SN54HCT245            |     |     | 45  |      |
| 4               | A or D          | B or A         |                 | SN74HCT245            |     |     | 38  |      |
| t <sub>pd</sub> | A or B          | BOIA           | 5.5 V           | T <sub>A</sub> = 25°C |     | 18  | 27  | ns   |
|                 |                 |                |                 | SN54HCT245            |     |     | 41  |      |
|                 |                 |                |                 | SN74HCT245            |     |     | 34  |      |
|                 |                 | A or B         | 4.5 V<br>5.5 V  | T <sub>A</sub> = 25°C |     | 36  | 59  |      |
|                 |                 |                |                 | SN54HCT245            |     |     | 89  | ns   |
|                 | OF.             |                |                 | SN74HCT245            |     |     | 74  |      |
| t <sub>en</sub> | ŌĒ              |                |                 | T <sub>A</sub> = 25°C |     | 30  | 53  |      |
|                 |                 |                |                 | SN54HCT245            |     |     | 80  |      |
|                 |                 |                |                 | SN74HCT245            |     |     | 67  |      |
|                 |                 |                |                 | T <sub>A</sub> = 25°C |     | 17  | 42  |      |
|                 |                 |                | 4.5 V           | SN54HCT245            |     |     | 63  |      |
|                 |                 | A or D         |                 | SN74HCT245            |     |     | 53  | ns   |
| t <sub>t</sub>  |                 | A or B         | 5.5 V           | T <sub>A</sub> = 25°C |     | 14  | 38  |      |
|                 |                 |                |                 | SN54HCT245            |     |     | 57  |      |
|                 |                 |                |                 | SN74HCT245            |     |     | 48  |      |

# **6.8 Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|   | PARAMETER                                     | TEST CONDITIONS | TYP | UNIT |
|---|-----------------------------------------------|-----------------|-----|------|
| С | Power dissipation capacitance per transceiver | No load         | 40  | pF   |

#### **6.9 Typical Characteristics**



图 6-1. Propagation Delay Over Operating Voltage Range,  $T_A = 25$ °C



#### 7 Parameter Measurement Information



| PARAN              | IETER            | RL    | CL                    | <b>S</b> 1 | S2     |
|--------------------|------------------|-------|-----------------------|------------|--------|
|                    | tPZH             | 1 kΩ  | 50 pF<br>or           | Open       | Closed |
| t <sub>en</sub>    | t <sub>PZL</sub> | 1 K22 | 150 pF                | Closed     | Open   |
| 4                  | tPHZ             | 1 kΩ  | 50 pF                 | Open       | Closed |
| <sup>t</sup> dis   | tPLZ             | 1 K22 | 30 pr                 | Closed     | Open   |
| t <sub>pd</sub> or | t <sub>t</sub>   | _     | 50 pF<br>or<br>150 pF | Open       | Open   |



VOLTAGE WAVEFORM INPUT RISE AND FALL TIMES





# VOLTAGE WAVEFORMS PROPAGATION DELAY AND OUTPUT RISE AND FALL TIMES

VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES FOR 3-STATE OUTPUTS

- A. C<sub>L</sub> includes probe and test-fixture capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r$  = 6 ns,  $t_f$  = 6 ns.
- D. The outputs are measured one at a time with one input transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{\text{PLH}}$  and  $t_{\text{PHL}}$  are the same as  $t_{\text{pd}}$ .

图 7-1. Load Circuit and Voltage Waveforms

#### **8 Detailed Description**

#### 8.1 Overview

The SNx4HCT245 is a bidirectional buffer with direction control and active low output enable. This device is commonly used in logic systems for isolation and increasing drive strength.

#### 8.2 Functional Block Diagram



图 8-1. Logic Diagram (Positive Logic)

#### **8.3 Feature Description**

Voltage operating range from 4.5 V to 5.5 V is forgiving of 5-V power supply rail accuracy. Outputs can operate up to 15 LSTTL loads. This device has balanced propagation delay, typically 14 ns, and balanced output drive of  $\pm 6$  mA at 5 V. It has low power consumption of only 80- $\mu$ A maximum static supply current. The center V<sub>CC</sub> and GND pin configurations minimize high-speed switching noise. Inputs are TTL-voltage compatible.

#### 8.4 Device Functional Modes

This device is a standard '245 logic function. It has an active low output enable, a direction pin, and eight communication channels.

表 8-1. Function Table

(1) H = High Voltage Level, L = Low Voltage Level, X = Don't Care

#### 9 Application and Implementation

#### 备注

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

#### 9.1 Application Information

The SNx4HCT245 is a versatile device with many available applications. The application chosen as an example here is connecting a master and slave device through a ribbon cable. This configuration is common due to losses in this type of cable.

#### 9.2 Typical Application

Logic transceivers are commonly seen in back plane and ribbon cable applications where a signal direct from an FPGA or MCU would be too weak to reach the distant end. The transceiver acts as an amplifier to get the signal across the line, and since it is bidirectional, data can be sent from master to slave or slave to master. The additional buffer on the direction line is necessary to ensure the direction signal can always reach the distant end.



图 9-1. Typical application for SNx4HC245

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care must be taken to avoid bus contention because it can drive currents that would exceed maximum limits. Outputs can be combined to produce higher drive, but the high drive also creates faster edges into light loads, so routing and load conditions must be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - Rise time and fall time specs: See ( \( \Delta \text{ t/} \( \Delta \text{ V} \)) in the Recommended Operating Conditions.
  - Specified high and low levels: See (VIH and VIL) in the Recommended Operating Conditions.
- 2. Recommended Output Conditions
  - Load currents should not exceed 35 mA per output and 70 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.

#### 9.2.3 Application Curve



Unbuffered line is directly connected to low current source, SN74HCT245 line is buffered through the transceiver. Both signals are measured at the distant end of the ribbon cable.

图 9-2. Simulated Outputs From Ribbon Cable With a 5-V, 10-MHz Source

#### 10 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ F is recommended; if there are multiple VCC pins, then 0.01  $\mu$ F or 0.022  $\mu$ F is recommended for each power pin. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. A 0.1  $\mu$ F and a 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

#### 11 Layout

#### 11.1 Layout Guidelines

When using multiple-bit logic devices, inputs should never float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only six channels of an eight channel transceiver are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they are tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient.

The output enable pin disables the output section of the part when asserted. This does not disable the input section of the IOs, so they cannot float when disabled.

 $\[ \]$  11-1 shows the proper method to terminate unused channels using a large resistance (in this example, 10-k  $\[ \Omega \]$  resistors). This avoids overloading the outputs , and maintains a valid voltage on the inputs. Note that it is also valid to tie both sides of an unused transceiver directly to ground or  $V_{CC}$ ; however, the two sides must never be tied to different states directly.

#### 11.2 Layout Example



图 11-1. Proper Termination of OE Pin And Unused Channels 7 and 8

#### 12 Device and Documentation Support

#### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

Implications of Slow or Floating CMOS Inputs (SCBA004)

#### 12.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

表 12-1. Related Links

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|---------------------|------------------|---------------------|
| SN54HCT245 | Click here     | Click here   | Click here          | Click here       | Click here          |
| SN74HCT245 | Click here     | Click here   | Click here          | Click here       | Click here          |

#### 12.3 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

#### 12.4 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 12.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.7 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

#### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 3-May-2025

#### **PACKAGING INFORMATION**

| Orderable<br>part number | Status   | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)                    |
|--------------------------|----------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-------------------------------------|
| 5962-8550601VRA          | Active   | Production    | CDIP (J)   20    | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-8550601VR<br>A<br>SNV54HCT245J |
| 5962-8550601VSA          | Active   | Production    | CFP (W)   20     | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 5962-8550601VS<br>A<br>SNV54HCT245W |
| 85506012A                | Active   | Production    | LCCC (FK)   20   | 55   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 85506012A<br>SNJ54HCT<br>245FK      |
| 8550601RA                | Active   | Production    | CDIP (J)   20    | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 8550601RA<br>SNJ54HCT245J           |
| JM38510/65553BRA         | Active   | Production    | CDIP (J)   20    | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | JM38510/<br>65553BRA                |
| JM38510/65553BSA         | Active   | Production    | CFP (W)   20     | 25   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | JM38510/<br>65553BSA                |
| SN54HCT245J              | Active   | Production    | CDIP (J)   20    | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | SN54HCT245J                         |
| SN74HCT245DBR            | Active   | Production    | SSOP (DB)   20   | 2000   LARGE T&R      | Yes             | NIPDAU   NIPDAU               | Level-1-260C-UNLIM         | -40 to 85    | HT245                               |
| SN74HCT245DGSR           | Active   | Production    | VSSOP (DGS)   20 | 5000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HT245                               |
| SN74HCT245DW             | Obsolete | Production    | SOIC (DW)   20   | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | HCT245                              |
| SN74HCT245DWR            | Active   | Production    | SOIC (DW)   20   | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | HCT245                              |
| SN74HCT245DWRE4          | Active   | Production    | SOIC (DW)   20   | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | HCT245                              |
| SN74HCT245N              | Active   | Production    | PDIP (N)   20    | 20   TUBE             | Yes             | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | SN74HCT245N                         |
| SN74HCT245NSR            | Active   | Production    | SOP (NS)   20    | 2000   LARGE T&R      | Yes             | NIPDAU   NIPDAU               | Level-1-260C-UNLIM         | -40 to 85    | HCT245                              |
| SN74HCT245PW             | Obsolete | Production    | TSSOP (PW)   20  | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | HT245                               |
| SN74HCT245PWR            | Active   | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | HT245                               |
| SN74HCT245PWRG4          | Active   | Production    | TSSOP (PW)   20  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | HT245                               |
| SN74HCT245PWT            | Obsolete | Production    | TSSOP (PW)   20  | -                     | -               | Call TI                       | Call TI                    | -40 to 85    | HT245                               |
| SNJ54HCT245FK            | Active   | Production    | LCCC (FK)   20   | 55   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 85506012A<br>SNJ54HCT<br>245FK      |
| SNJ54HCT245J             | Active   | Production    | CDIP (J)   20    | 20   TUBE             | No              | SNPB                          | N/A for Pkg Type           | -55 to 125   | 8550601RA<br>SNJ54HCT245J           |



www.ti.com 3-May-2025

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |                  |
| SNJ54HCT245W          | Active | Production    | CFP (W)   20   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | SNJ54HCT245W     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54HCT245, SN54HCT245-SP, SN74HCT245:

• Catalog: SN74HCT245, SN54HCT245

Military: SN54HCT245

Space: SN54HCT245-SP

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.



#### **PACKAGE OPTION ADDENDUM**

www.ti.com 3-May-2025

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications
- Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application



www.ti.com 7-Dec-2024

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74HCT245DBR   | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74HCT245DBR   | SSOP            | DB                 | 20 | 2000 | 330.0                    | 16.4                     | 8.2        | 7.5        | 2.5        | 12.0       | 16.0      | Q1               |
| SN74HCT245DGSR  | VSSOP           | DGS                | 20 | 5000 | 330.0                    | 16.4                     | 5.4        | 5.4        | 1.45       | 8.0        | 16.0      | Q1               |
| SN74HCT245DWR   | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74HCT245DWR   | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.9       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN74HCT245NSR   | SOP             | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74HCT245NSR   | SOP             | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.4        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |
| SN74HCT245PWR   | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74HCT245PWR   | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74HCT245PWRG4 | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| SN74HCT245PWRG4 | TSSOP           | PW                 | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |



www.ti.com 7-Dec-2024



\*All dimensions are nominal

| 7 til dilliciololio ale nominal |              |                 |      |      |             |            |             |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| SN74HCT245DBR                   | SSOP         | DB              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74HCT245DBR                   | SSOP         | DB              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74HCT245DGSR                  | VSSOP        | DGS             | 20   | 5000 | 356.0       | 356.0      | 35.0        |
| SN74HCT245DWR                   | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74HCT245DWR                   | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 41.0        |
| SN74HCT245NSR                   | SOP          | NS              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN74HCT245NSR                   | SOP          | NS              | 20   | 2000 | 356.0       | 356.0      | 41.0        |
| SN74HCT245PWR                   | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74HCT245PWR                   | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74HCT245PWRG4                 | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| SN74HCT245PWRG4                 | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |



www.ti.com 7-Dec-2024

#### **TUBE**



\*All dimensions are nominal

| Device           | Device Package Name |      | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------------|---------------------|------|------|-----|--------|--------|--------|--------|
| 5962-8550601VSA  | W                   | CFP  | 20   | 25  | 506.98 | 26.16  | 6220   | NA     |
| 85506012A        | FK                  | LCCC | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| JM38510/65553BSA | W                   | CFP  | 20   | 25  | 506.98 | 26.16  | 6220   | NA     |
| M38510/65553BSA  | W                   | CFP  | 20   | 25  | 506.98 | 26.16  | 6220   | NA     |
| SN74HCT245N      | N                   | PDIP | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SN74HCT245NE4    | N                   | PDIP | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |
| SNJ54HCT245FK    | FK                  | LCCC | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| SNJ54HCT245W     | W                   | CFP  | 20   | 25  | 506.98 | 26.16  | 6220   | NA     |

# W (R-GDFP-F20)

# CERAMIC DUAL FLATPACK



NOTES:

- A. All linear dimensions are in inches (millimeters).
- This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.

  D. Index point is provided on cap for terminal identification only.

  E. Falls within Mil—Std 1835 GDFP2—F20







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. No JEDEC registration as of September 2020.
- 5. Features may differ or may not be present.





#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

8.89 x 8.89, 1.27 mm pitch

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**INSTRUMENTS** www.ti.com

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司