











TLV316, TLV2316, TLV4316

ZHCSEN0A - FEBRUARY 2016-REVISED SEPTEMBER 2016

# TLVx316

# 10MHz、轨到轨输入/输出、低电压、1.8V CMOS 运算放大器

#### 1 特性

- 单位增益带宽: 10MHz
- 低 Io: 每通道 400μA
  - 出色的功率带宽比
  - 在温度和电源电压范围内保持稳定的 lo
- 宽电源电压范围: 1.8V 至 5.5V
- 低噪声: 1kHz 时为 12nV/√Hz
- 低输入偏置电流: ±10pA
- 偏移电压: ±0.75mV
- 单位增益稳定
- 内部射频干扰 (RFI)/电磁干扰 (EMI) 滤波器
- 扩展温度范围: -40°C 至 +125°C

### 2 应用范围

- 电池供电仪器:
  - 消费类应用、工业应用、医疗应用
  - 笔记本电脑、便携式媒体播放器
- 传感器信号调节
- 条形码扫描器
- 有源滤波器
- 音频

# $R_{G}$ $R_{F}$ $V_{IN} \bigcirc V_{OUT}$ $F_{-3 dB} = \frac{1}{2\pi R_{1} C_{1}}$

 $\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left(\frac{1}{1 + sR_1C_1}\right)$ 

单极低通滤波器

## 3 说明

TLV316(单路)、TLV2316(双路)和 TLV4316(四路)器件构成了低功耗、通用运算放大器系列。该系列器件 特有轨到轨输入和输出摆幅,并且兼具低静态电流(每通道的典型值为 400μA)、10MHz 的较宽带宽和超低噪声(1kHz 时为 12 nV/√Hz),因此对于要求在成本和性能间达到良好平衡的各类电池供电 应用而言极具吸引力。低输入偏置电流支持在 源阻抗高达兆欧级的 应用中使用此类运算放大器。

TLVx316 采用稳健耐用的设计,方便电路设计人员使用。该器件具有单位增益稳定的集成 RFI/EMI 抑制滤波器,在过驱条件下不会出现反相,并且具有高静电放电 (ESD) 保护 (4kV HBM)。

此类器件经过优化,适合在 1.8V (±0.9V) 至 5.5V (±2.75V) 的低电压状态下工作。这些最新补充的低电压互补金属氧化物半导体 (CMOS) 运算放大器与TLVx313 和 TLVx314 系列搭配,为用户提供了广泛的带宽、噪声和功率选择,可以满足各种应用的需求。

## 器件信息<sup>(1)</sup>

| 器件型号     | 封装         | 封装尺寸 (标称值)      |  |
|----------|------------|-----------------|--|
| TLV316   | SC70 (5)   | 1.25mm × 2.00mm |  |
| ILVSIO   | SOT-23 (5) | 1.60mm x 2.90mm |  |
| TLV2316  | VSSOP (8)  | 3.00mm × 3.00mm |  |
| 1LV2310  | SOIC (8)   | 3.91mm x 4.90mm |  |
| TLV4316  | TSSOP (14) | 4.40mm × 5.00mm |  |
| 11.04316 | SOIC (14)  | 8.65mm x 3.91mm |  |

(1) 要了解所有可用封装,请见数据表末尾的可订购产品附录。



10MHz 带宽下的低电源电流(400μA/通道)

Detailed Description ...... 13

Overview ...... 13 8.2 Functional Block Diagram ...... 13



#### 目录 Device Functional Modes......15 Application and Implementation ...... 16 4 修订历史记录 ...... 2 5 Device Comparison Table...... 3 10 Power Supply Recommendations ...... 17 Pin Configuration and Functions ...... 3 10.1 Input and ESD Protection ...... 17 Specifications...... 6 Absolute Maximum Ratings ...... 6 11.1 Layout Guidelines ...... 18 ESD Ratings......6 11.2 Layout Example ...... 18 Recommended Operating Conditions......6 7.3 12 器件和文档支持 ...... 19 Thermal Information: TLV316 ...... 7 7.4 文档支持.......19 Thermal Information: TLV2316 ...... 7 相关链接.......19 Thermal Information: TLV4316 ...... 7 12.3 77 Electrical Characteristics...... 8 商标.......19 Typical Characteristics......9

## 修订历史记录

| CI | hanges from Original (February 2016) to Revision A                  | Page | 3 |
|----|---------------------------------------------------------------------|------|---|
| •  | 已添加 14 引脚 SOIC 封装信息至器件信息表                                           | 1    | 1 |
| •  | Added D package to PW package pinout drawing                        | 5    | 5 |
| •  | Added D (SOIC) thermal values to Thermal Information: TLV4316 table | 7    | 7 |



# 5 Device Comparison Table

|         | NO. OF   |     |     | PACKAGE-LEADS |     |    |
|---------|----------|-----|-----|---------------|-----|----|
| DEVICE  | CHANNELS | DBV | DCK | D             | DGK | PW |
| TLV316  | 1        | 5   | 5   | _             | _   | _  |
| TLV2316 | 2        | _   | _   | 8             | 8   | _  |
| TLV4316 | 4        | _   | _   | 14            | _   | 14 |

# 6 Pin Configuration and Functions





#### Pin Functions: TLV316

|      | 1 III 1 dilotions: 124010 |            |     |                                                                  |  |  |
|------|---------------------------|------------|-----|------------------------------------------------------------------|--|--|
|      | PIN                       |            | 1/0 | DESCRIPTION                                                      |  |  |
| NAME | DBV (SOT-23)              | DCK (SC70) | I/O | DESCRIPTION                                                      |  |  |
| -IN  | 4                         | 3          | I   | Inverting input                                                  |  |  |
| +IN  | 3                         | 1          | ı   | Noninverting input                                               |  |  |
| OUT  | 1                         | 4          | 0   | Output                                                           |  |  |
| V-   | 2                         | 2          | _   | Negative (lowest) supply or ground (for single-supply operation) |  |  |
| V+   | 5                         | 5          | _   | Positive (highest) supply                                        |  |  |



## D, DGK Packages 8-Pin SOIC, VSSOP Top View



## Pin Functions: TLV2316

| PIN |       | 1/0 | DESCRIPTION                                                      |  |
|-----|-------|-----|------------------------------------------------------------------|--|
| NO. | NAME  | 1/0 | DESCRIPTION                                                      |  |
| 2   | –IN A | I   | Inverting input, channel A                                       |  |
| 3   | +IN A | I   | Noninverting input, channel A                                    |  |
| 6   | –IN B | I   | Inverting input, channel B                                       |  |
| 5   | +IN B | I   | Noninverting input, channel B                                    |  |
| 1   | OUT A | 0   | Output, channel A                                                |  |
| 7   | OUT B | 0   | Output, channel B                                                |  |
| 4   | V-    | _   | Negative (lowest) supply or ground (for single-supply operation) |  |
| 8   | V+    | _   | Positive (highest) supply                                        |  |



## D, PW Packages 14-Pin SOIC, TSSOP Top View



## Pin Functions: TLV4316

| PIN |       | 1/0 | DESCRIPTION                                                      |  |
|-----|-------|-----|------------------------------------------------------------------|--|
| NO. | NAME  | I/O | DESCRIPTION                                                      |  |
| 2   | −IN A | 1   | Inverting input, channel A                                       |  |
| 3   | +IN A | 1   | Noninverting input, channel A                                    |  |
| 6   | −IN B | 1   | Inverting input, channel B                                       |  |
| 5   | +IN B | I   | Noninverting input, channel B                                    |  |
| 9   | –IN C | I   | Inverting input, channel C                                       |  |
| 10  | +IN C | I   | Noninverting input, channel C                                    |  |
| 13  | –IN D | I   | Inverting input, channel D                                       |  |
| 12  | +IN D | I   | Noninverting input, channel D                                    |  |
| 1   | OUT A | 0   | Output, channel A                                                |  |
| 7   | OUT B | 0   | Output, channel B                                                |  |
| 8   | OUT C | 0   | Output, channel C                                                |  |
| 14  | OUT D | 0   | Output, channel D                                                |  |
| 11  | V-    | _   | Negative (lowest) supply or ground (for single-supply operation) |  |
| 4   | V+    | _   | Positive (highest) supply                                        |  |



## 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (1)

|                    |                           |              | MIN        | MAX               | UNIT |  |
|--------------------|---------------------------|--------------|------------|-------------------|------|--|
| Supply voltage     |                           |              |            | 7                 | V    |  |
|                    | Voltage <sup>(2)</sup>    | Common-mode  | (V-) - 0.5 | (V+) + 0.5        |      |  |
| Signal input pins  | voltage (=)               | Differential |            | (V+) - (V-) + 0.2 | V    |  |
|                    | Current <sup>(2)</sup>    | ·            | -10        | 10                | mA   |  |
| Output short-circu | uit <sup>(3)</sup>        |              | Cont       | inuous            | mA   |  |
|                    | Specified, T <sub>A</sub> |              | -40        | 125               |      |  |
| Temperature        | Junction, T <sub>J</sub>  |              |            | 150               | °C   |  |
|                    | Storage, T <sub>stg</sub> |              | -65        | 150               |      |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

over operating free-air temperature range (unless otherwise noted)

|                    |                         |                                                                                | VALUE | TINU |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Flootroptotic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±4000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|       |                             | MIN | NOM MAX | UNIT |
|-------|-----------------------------|-----|---------|------|
| $V_S$ | Supply voltage              | 1.8 | 5.5     | V    |
|       | Specified temperature range | -40 | 125     | °C   |

<sup>(2)</sup> Input pins are diode-clamped to the power-supply rails. Current limit input signals that can swing more than 0.5 V beyond the supply rails to 10 mA or less.

<sup>(3)</sup> Short-circuit to ground, one amplifier per package.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 7.4 Thermal Information: TLV316

|                        |                                              | TLV          | TLV316     |      |  |
|------------------------|----------------------------------------------|--------------|------------|------|--|
|                        | THERMAL METRIC <sup>(1)</sup>                | DBV (SOT-23) | DCK (SC70) | UNIT |  |
|                        |                                              | 5 PINS       | 5 PINS     |      |  |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 221.7        | 263.3      | °C/W |  |
| $R_{\theta JC(top)}$   | Junction-to-case(top) thermal resistance     | 144.7        | 75.5       | °C/W |  |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 49.7         | 51.0       | °C/W |  |
| ΨЈТ                    | Junction-to-top characterization parameter   | 26.1         | 1.0        | °C/W |  |
| ΨЈВ                    | Junction-to-board characterization parameter | 49.0         | 50.3       | °C/W |  |
| R <sub>0</sub> JC(bot) | Junction-to-case(bottom) thermal resistance  | N/A          | N/A        | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics (SPRA953).

## 7.5 Thermal Information: TLV2316

|                      |                                              | TLV      |             |      |
|----------------------|----------------------------------------------|----------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | DGK (VSSOP) | UNIT |
|                      |                                              | 8 PINS   | 8 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 127.2    | 186.6       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case(top) thermal resistance     | 71.6     | 78.8        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 68.2     | 107.9       | °C/W |
| ΨJΤ                  | Junction-to-top characterization parameter   | 22.0     | 15.5        | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 67.6     | 106.3       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case(bottom) thermal resistance  | N/A      | N/A         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics (SPRA953).

## 7.6 Thermal Information: TLV4316

|                        | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP) | D (SOIC) | UNIT |
|------------------------|----------------------------------------------|------------|----------|------|
|                        |                                              | 14 PINS    | 14 PINS  |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 117.2      | 87.0     | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case(top) thermal resistance     | 46.2       | 44.4     | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 58.9       | 41.7     | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 4.9        | 11.6     | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 58.3       | 41.4     | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case(bottom) thermal resistance  | N/A        | N/A      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics (SPRA953).



## 7.7 Electrical Characteristics

at  $T_A$  = 25°C,  $R_L$  = 10 k $\Omega$  connected to  $V_S$  / 2,  $V_{CM}$  =  $V_S$  / 2, and  $V_{OUT}$  =  $V_S$  / 2 (unless otherwise noted);  $V_S$  (total supply voltage) = (V+) - (V-) = 1.8 V to 5.5 V

|                      | PARAMETER                                        | TEST CONDITIONS                                                                                                                              | MIN            | TYP    | MAX        | UNIT                     |
|----------------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|------------|--------------------------|
| OFFSET               | VOLTAGE                                          |                                                                                                                                              |                |        |            |                          |
| \/                   | lanut offect voltage                             | V <sub>S</sub> = 5 V                                                                                                                         |                | ±0.75  | ±3         | \/                       |
| Vos                  | Input offset voltage                             | V <sub>S</sub> = 5 V, T <sub>A</sub> = -40°C to +125°C                                                                                       |                |        | ±4.5       | mV                       |
| dV <sub>OS</sub> /dT | Drift                                            | V <sub>S</sub> = 5 V, T <sub>A</sub> = -40°C to +125°C                                                                                       |                | ±2     |            | μV/°C                    |
| PSRR                 | Power-supply rejection ratio                     | $V_S = 1.8 \text{ V} - 5.5 \text{ V}, V_{CM} = (V-)$                                                                                         |                | ±30    | ±175       | μV/V                     |
|                      | Channel separation, dc                           | At dc                                                                                                                                        |                | 100    |            | dB                       |
| INPUT V              | OLTAGE RANGE                                     |                                                                                                                                              |                |        |            |                          |
| $V_{CM}$             | Common-mode voltage range                        | V <sub>S</sub> = 5.5 V                                                                                                                       | (V-) - 0.2     |        | (V+) + 0.2 | V                        |
|                      |                                                  | $V_S = 5.5 \text{ V}, (V-) - 0.2 \text{ V} < V_{CM} < (V+) - 1.4 \text{ V}, $ $T_A = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}$ | 72             | 72 90  |            |                          |
| CMRR                 | Common-mode rejection ratio                      | $V_S = 5.5 \text{ V}, V_{CM} = -0.2 \text{ V to } 5.7 \text{ V},$<br>$T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                    |                | 75     |            | dB                       |
| INPUT BI             | AS CURRENT                                       |                                                                                                                                              |                |        |            |                          |
| I <sub>B</sub>       | Input bias current                               |                                                                                                                                              |                | ±10    |            | pA                       |
| I <sub>OS</sub>      | Input offset current                             |                                                                                                                                              |                | ±10    |            | pA                       |
| NOISE                |                                                  |                                                                                                                                              |                |        |            |                          |
| En                   | Input voltage noise (peak-to-peak)               | V <sub>S</sub> = 5 V, f = 0.1 Hz to 10 Hz                                                                                                    |                | 5      |            | $\mu V_{PP}$             |
| e <sub>n</sub>       | Input voltage noise density                      | V <sub>S</sub> = 5 V, f = 1 kHz                                                                                                              |                | 12     |            | nV/√ <del>Hz</del>       |
| i <sub>n</sub>       | Input current noise density                      | f = 1 kHz                                                                                                                                    |                | 1.3    |            | fA/√ <del>Hz</del>       |
| INPUT IM             | IPEDANCE                                         |                                                                                                                                              | 1              |        |            |                          |
| Z <sub>ID</sub>      | Differential                                     |                                                                                                                                              |                | 2    2 |            | 10 <sup>16</sup> Ω    pF |
| Z <sub>IC</sub>      | Common-mode                                      |                                                                                                                                              |                | 2    4 |            | 10 <sup>11</sup> Ω    pF |
| OPEN-LC              | OOP GAIN                                         | 1                                                                                                                                            |                |        |            |                          |
|                      |                                                  | $V_S = 5.5 \text{ V}, (V-) + 0.05 \text{ V} < V_O < (V+) - 0.05 \text{ V}, \\ R_L = 10 \text{ k}\Omega$                                      | 100 104        |        |            | dB                       |
| A <sub>OL</sub>      | Open-loop voltage gain                           | $V_S = 5.5 \text{ V}, (V-) + 0.15 \text{ V} < V_O < (V+) - 0.15 \text{ V}, \\ R_L = 2 \text{ k}\Omega$                                       |                |        |            |                          |
| FREQUE               | NCY RESPONSE                                     |                                                                                                                                              |                |        |            |                          |
| GBP                  | Gain bandwidth product                           | V <sub>S</sub> = 5 V, G = +1                                                                                                                 |                | 10     |            | MHz                      |
| φm                   | Phase margin                                     | V <sub>S</sub> = 5 V, G = +1                                                                                                                 |                | 60     |            | Degrees                  |
| SR                   | Slew rate                                        | V <sub>S</sub> = 5 V, G = +1                                                                                                                 |                | 6      |            | V/μs                     |
| t <sub>S</sub>       | Settling time                                    | To 0.1%, $V_S = 5 \text{ V}$ , 2-V step , $G = +1$ , $C_L = 100 \text{ pF}$                                                                  |                | 1      |            | μS                       |
| t <sub>OR</sub>      | Overload recovery time                           | $V_S = 5 \text{ V}, V_{IN} \times \text{gain} = V_S$                                                                                         |                | 0.8    |            | μS                       |
| THD + N              | Total harmonic distortion + noise <sup>(1)</sup> | $V_S = 5 \text{ V}, V_O = 0.5 \text{ V}_{RMS}, G = +1, f = 1 \text{ kHz}$                                                                    |                | 0.008% |            |                          |
| OUTPUT               |                                                  |                                                                                                                                              |                |        |            |                          |
|                      | Voltage output swing from supply                 | $V_S = 1.8 \text{ V to } 5.5 \text{ V}, R_L = 10 \text{ k}\Omega,$                                                                           |                |        | 35         |                          |
| Vo                   | rails                                            | $V_S = 1.8 \text{ to } 5.5 \text{ V}, R_L = 2 \text{ k}\Omega,$                                                                              |                | 125    | mV         |                          |
| I <sub>SC</sub>      | Short-circuit current                            | V <sub>S</sub> = 5 V                                                                                                                         |                | ±50    |            | mA                       |
| Z <sub>O</sub>       | Open-loop output impedance                       | V <sub>S</sub> = 5 V, f = 10 MHz                                                                                                             |                | 250    |            | Ω                        |
| POWER                | SUPPLY                                           | 1                                                                                                                                            | 1              |        |            |                          |
| V <sub>S</sub>       | Specified voltage range                          |                                                                                                                                              | 1.8            |        | 5.5        | V                        |
| I <sub>Q</sub>       | Quiescent current per amplifier                  | V <sub>S</sub> = 5 V, I <sub>O</sub> = 0 mA, T <sub>A</sub> = -40°C to 125°C                                                                 |                | 400    | 575        | μA                       |
| TEMPER               | · · · · · · · · · · · · · · · · · · ·            | , , , , , , , , , , , , , , , , , , ,                                                                                                        | 1              |        | 2.0        | r                        |
| T <sub>A</sub>       | Specified                                        |                                                                                                                                              | -40            |        | 125        | °C                       |
|                      | Storage                                          |                                                                                                                                              | <del>-40</del> |        | 150        | °C                       |
| T <sub>stg</sub>     | Otorage                                          |                                                                                                                                              | -00            |        | 150        | C                        |

<sup>(1)</sup> Third-order filter; bandwidth = 80 kHz at -3 dB.



# 7.8 Typical Characteristics

# Table 1. Table of Graphs

| TITLE                                                                                    | FIGURE    |
|------------------------------------------------------------------------------------------|-----------|
| Offset Voltage Production Distribution                                                   | Figure 1  |
| Offset Voltage vs Common-Mode Voltage                                                    | Figure 2  |
| Open- Loop Gain and Phase vs Frequency                                                   | Figure 3  |
| Input Bias and Offset Current vs Temperature                                             | Figure 4  |
| Input Voltage Noise Spectral Density vs Frequency                                        | Figure 5  |
| Quiescent Current vs Supply Voltage                                                      | Figure 6  |
| Small-Signal Overshoot vs Load Capacitance                                               | Figure 7  |
| No Phase Reversal                                                                        | Figure 8  |
| Small-Signal Step Response                                                               | Figure 9  |
| Large-Signal Step Response                                                               | Figure 10 |
| Short-Circuit Current vs Temperature                                                     | Figure 11 |
| Electromagnetic Interference Rejection Ratio Referred to Noninverting Input vs Frequency | Figure 12 |
| Channel Separation vs Frequency                                                          | Figure 13 |

## TEXAS INSTRUMENTS

## 7.9 Typical Characteristics

at  $T_A$  = 25°C,  $V_S$  = 5.5 V,  $R_L$  = 10 k $\Omega$  connected to  $V_S$  / 2,  $V_{CM}$  =  $V_S$  / 2, and  $V_{OUT}$  =  $V_S$  / 2 (unless otherwise noted)





## **Typical Characteristics (continued)**

at  $T_A = 25$ °C,  $V_S = 5.5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2 (unless otherwise noted)





V+ = 2.75 V, V- = -2.75 V

Figure 7. Small-Signal Overshoot vs Load Capacitance





V+ = 2.75 V, V- = -2.75 V, G = 1 V/V



V+ = 2.75 V, V- = -2.75 V,  $C_L = 100 pF$ , G = 1 V/V





Figure 11. Short-Circuit Current vs Temperature





Figure 12. Electromagnetic Interference Rejection Ratio Referred to Noninverting Input vs Frequency



## **Typical Characteristics (continued)**

at  $T_A = 25$ °C,  $V_S = 5.5$  V,  $R_L = 10$  k $\Omega$  connected to  $V_S$  / 2,  $V_{CM} = V_S$  / 2, and  $V_{OUT} = V_S$  / 2 (unless otherwise noted)





## 8 Detailed Description

#### 8.1 Overview

The TLVx316 is a family of low-power, rail-to-rail input and output operational amplifiers. These devices operate from 1.8 V to 5.5 V, are unity-gain stable, and are suitable for a wide range of general-purpose applications. The class AB output stage is capable of driving  $\leq 10$ -k $\Omega$  loads connected to any point between V+ and ground. The input common-mode voltage range includes both rails and allows the TLVx316 to be used in virtually any single-supply application. Rail-to-rail input and output swing significantly increases dynamic range, especially in low-supply applications, and makes them suitable for driving sampling analog-to-digital converters (ADCs).

The TLVx316 features 10-MHz bandwidth and 6-V/ $\mu$ s slew rate with only 400- $\mu$ A supply current per channel, providing good ac performance at very-low power consumption. DC applications are well served with a very-low input noise voltage of 12 nV/ $\sqrt{\text{Hz}}$  at 1 kHz, low input bias current (5 pA), and an input offset voltage of 0.5 mV (typical).

#### 8.2 Functional Block Diagram





## 8.3 Feature Description

## 8.3.1 Operating Voltage

The TLVx316 operational amplifiers are fully specified and ensured for operation from 1.8 V to 5.5 V. In addition, many specifications apply from –40°C to +125°C. Parameters that vary significantly with operating voltages or temperature are illustrated in the *Typical Characteristics* section.

## 8.3.2 Rail-to-Rail Input

The input common-mode voltage range of the TLVx316 extends 200 mV beyond the supply rails for supply voltages greater than 2.5 V. This performance is achieved with a complementary input stage: an N-channel input differential pair in parallel with a P-channel differential pair; see the *Functional Block Diagram* section. The N-channel pair is active for input voltages close to the positive rail, typically (V+) - 1.4 V to 200 mV above the positive supply, whereas the P-channel pair is active for inputs from 200 mV below the negative supply to approximately (V+) - 1.4 V. There is a small transition region, typically (V+) - 1.2 V to (V+) - 1 V, in which both pairs are on. This 200-mV transition region can vary up to 200 mV with process variation. Thus, the transition region (both stages on) can range from (V+) - 1.4 V to (V+) - 1.2 V on the low end, up to (V+) - 1 V to (V+) - 0.8 V on the high end. Within this transition region, PSRR, CMRR, offset voltage, offset drift, and THD can be degraded compared to device operation outside this region.

#### 8.3.3 Rail-to-Rail Output

Designed as a low-power, low-voltage operational amplifier, the TLVx316 delivers a robust output drive capability. A class AB output stage with common-source transistors is used to achieve full rail-to-rail output swing capability. For resistive loads of 10 k $\Omega$ , the output swings typically to within 30 mV of either supply rail regardless of the power-supply voltage applied. Different load conditions change the ability of the amplifier to swing close to the rails; see typical characteristic graph *Output Voltage Swing vs Output Current* ().

#### 8.3.4 Common-Mode Rejection Ratio (CMRR)

CMRR for the TLVx316 is specified in two ways so the best match for a given application can be selected. First, the *Electrical Characteristics* table provides the CMRR of the device in the common-mode range below the transition region [ $V_{CM} < (V+) - 1.4 V$ ]. This specification is the best indicator of device capability when the application requires using one of the differential input pairs. Second, the CMRR over the entire common-mode range is specified at  $V_{CM} = -0.2 V$  to 5.7 V for  $V_{S} = 5.5 V$ . This last value includes the variations through the transition region.

#### 8.3.5 Capacitive Load and Stability

The TLVx316 is designed to be used in applications where driving a capacitive load is required. As with all operational amplifiers, there may be specific instances where the TLVx316 can become unstable. The particular operational amplifier circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether or not an amplifier is stable in operation. An operational amplifier in the unity-gain (1 V/V) buffer configuration that drives a capacitive load exhibits a greater tendency to be unstable than an amplifier operated at a higher noise gain. The capacitive load, in conjunction with the operational amplifier output resistance, creates a pole within the feedback loop that degrades the phase margin. The degradation of the phase margin increases when the capacitive loading increases. For a conservative best practice, designing for 25% overshoot (40° phase margin) provides improved stability over process variations. The equivalent series resistance (ESR) of some very-large capacitors ( $C_L$  greater than 1  $\mu$ F) is sufficient to alter the phase characteristics in the feedback loop such that the amplifier remains stable. Increasing the amplifier closed-loop gain allows the amplifier to drive increasingly larger capacitance. This increased capability is evident when observing the overshoot response of the amplifier at higher voltage gains. See typical characteristic graph, Small-Signal Overshoot vs Capacitive Load (Figure 7, G = -1 V/V).



#### **Feature Description (continued)**

One technique for increasing the capacitive load drive capability of the amplifier operating in a unity-gain configuration is to insert a small resistor (typically 10  $\Omega$  to 20  $\Omega$ ) in series with the output, as shown in Figure 14. This resistor significantly reduces the overshoot and ringing associated with large capacitive loads. One possible problem with this technique, however, is that a voltage divider is created with the added series resistor and any resistor connected in parallel with the capacitive load. The voltage divider introduces a gain error at the output that reduces the output swing.



Figure 14. Improving Capacitive Load Drive

## 8.3.6 EMI Susceptibility and Input Filtering

Operational amplifiers vary with regard to the susceptibility of the device to electromagnetic interference (EMI). If conducted EMI enters the operational amplifier, the dc offset measured at the amplifier output can shift from its nominal value when EMI is present. This shift is a result of signal rectification associated with the internal semiconductor junctions. Although all operational amplifier pin functions can be affected by EMI, the signal input pins are likely to be the most susceptible. The TLVx316 operational amplifier family incorporates an internal input low-pass filter that reduces the amplifier response to EMI. This filter provides both common-mode and differential-mode filtering. The filter is designed for a cutoff frequency of approximately 80 MHz (–3 dB), with a roll-off of 20 dB per decade.

The immunity of an operational amplifier can be accurately measured and quantified over a broad frequency spectrum extending from 10 MHz to 6 GHz. The EMI rejection ratio (EMIRR) metric allows operational amplifiers to be directly compared by the EMI immunity. Figure 12 illustrates the results of this testing on the TLVx316. Detailed information can be found in *EMI Rejection Ratio of Operational Amplifiers* (SBOA128), available for download from www.ti.com.

#### 8.3.7 Overload Recovery

Overload recovery is defined as the time required for the operational amplifier output to recover from a saturated state to a linear state. The output devices of the operational amplifier enter a saturation region when the output voltage exceeds the rated operating voltage, either because of the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the linear state. After the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the TLVx316 is approximately 300 ns.

#### 8.4 Device Functional Modes

The TLVx316 have a single functional mode. These devices are powered on as long as the power-supply voltage is between 1.8 V ( $\pm 0.9$  V) and 5.5 V ( $\pm 2.75$  V).



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The TLV316, TLV2316, and TLV4316 are powered on when the supply is connected. The devices can be operated as a single-supply operational amplifier or a dual-supply amplifier, depending on the application.

## 9.2 System Examples

When receiving low-level signals, the device often requires limiting the bandwidth of the incoming signals into the system. The simplest way to establish this limited bandwidth is to place an RC filter at the noninverting pin of the amplifier, as shown in Figure 15.



$$\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left(\frac{1}{1 + sR_1C_1}\right)$$

Figure 15. Single-Pole, Low-Pass Filter

If even more attenuation is needed, the device requires a multiple-pole filter. The Sallen-Key filter can be used for this task, as shown in Figure 16. For best results, the amplifier must have a bandwidth that is eight to ten times the filter frequency bandwidth. Failure to follow this guideline can result in a phase shift of the amplifier.



Figure 16. Two-Pole, Low-Pass, Sallen-Key Filter



## 10 Power Supply Recommendations

The TLVx316 is specified for operation from 1.8 V to 5.5 V (±0.9 V to ±2.75 V); many specifications apply from –40°C to +125°C. *Typical Characteristics* presents parameters that can exhibit significant variance with regard to operating voltage or temperature.

#### **CAUTION**

Supply voltages larger than 7 V can permanently damage the device (see the *Absolute Maximum Ratings* table).

Place 0.1- $\mu$ F bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see *Layout Guidelines*.

### 10.1 Input and ESD Protection

The TLVx316 incorporates internal ESD protection circuits on all pins. For input and output pins, this protection primarily consists of current-steering diodes connected between the input and power-supply pins. These ESD protection diodes provide in-circuit, input overdrive protection, as long as the current is limited to 10 mA, as stated in the *Absolute Maximum Ratings* table. Figure 17 shows how a series input resistor can be added to the driven input to limit the input current. The added resistor contributes thermal noise at the amplifier input and its value must be kept to a minimum in noise-sensitive applications.



**Figure 17. Input Current Protection** 



## 11 Layout

#### 11.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the
  operational amplifier. Bypass capacitors reduce the coupled noise by providing low-impedance power
  sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of the circuitry is one of the simplest and most
  effective methods of noise suppression. One or more layers on multilayer PCBs are typically devoted to
  ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Take care to
  physically separate digital and analog grounds, paying attention to the flow of the ground current. For
  more detailed information, see, Circuit Board Layout Techniques (SLOA089).
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicularly is much better than crossing in parallel with the noisy trace.
- Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in *Layout Example*.
- Keep the length of input traces as short as possible. Remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.

## 11.2 Layout Example



Figure 18. Operational Amplifier Board Layout for a Noninverting Configuration



## 12 器件和文档支持

#### 12.1 文档支持

#### 12.1.1 相关文档

《TLVx313 面向成本敏感型系统的低功耗、轨到轨输入/输出、500μV 典型偏移值、1MHz 运算放大器》(文献编号: SBOS753)。

《TLVx314 3MHz、低功耗、内部 EMI 滤波器、RRIO、运算放大器》(文献编号: SBOS754)。

《运算放大器的 EMI 抑制比》(文献编号: SBOA128)。

《QFN/SON PCB 连接》(文献编号: SLUA271)。

《四方扁平无引线逻辑器件封装》(文献编号: SCBA017)。

《电路板布局布线技巧》(文献编号: SLOA089)。

《单端输入至差分输出转换电路参考设计》(文献编号: TIPD131)。

## 12.2 相关链接

表 2 列出了快速访问链接。范围包括技术文档、支持与社区资源、工具和软件,并且可以快速访问样片或购买链接。

| 器件      | 产品文件夹 | 样片与购买 | 样片与购买 技术文档 |       | 支持与社区 |
|---------|-------|-------|------------|-------|-------|
| TLV316  | 请单击此处 | 请单击此处 | 请单击此处      | 请单击此处 | 请单击此处 |
| TLV2316 | 请单击此处 | 请单击此处 | 请单击此处      | 请单击此处 | 请单击此处 |
| TLV4316 | 请单击此处 | 请单击此处 | 请单击此处      | 请单击此处 | 请单击此处 |

表 2. 相关链接

## 12.3 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.



## 12.5 静电放电警告



ESD 可能会损坏该集成电路。德州仪器 (TI) 建议通过适当的预防措施处理所有集成电路。如果不遵守正确的处理措施和安装程序,可能会损坏集成电路。

**ESD** 的损坏小至导致微小的性能降级,大至整个器件故障。 精密的集成电路可能更容易受到损坏,这是因为非常细微的参数更改都可能会导致器件与其发布的规格不相符。

## 12.6 Glossary

## SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com 2-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
| •                     | (.,    | (=)           |                  |                       | (0)  | (4)                           | (5)                        |              | (0)          |
| TLV2316IDGKR          | Active | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes  | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 12X6         |
| TLV2316IDGKT          | Active | Production    | VSSOP (DGK)   8  | 250   SMALL T&R       | Yes  | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 12X6         |
| TLV2316IDR            | Active | Production    | SOIC (D)   8     | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | V2316        |
| TLV316IDBVR           | Active | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes  | NIPDAU   SN   NIPDAU          | Level-2-260C-1 YEAR        | -40 to 125   | 12C          |
| TLV316IDBVT           | Active | Production    | SOT-23 (DBV)   5 | 250   SMALL T&R       | Yes  | NIPDAU   SN   NIPDAU          | Level-2-260C-1 YEAR        | -40 to 125   | 12C          |
| TLV316IDCKR           | Active | Production    | SC70 (DCK)   5   | 3000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | 12D          |
| TLV316IDCKT           | Active | Production    | SC70 (DCK)   5   | 250   SMALL T&R       | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | 12D          |
| TLV4316IDR            | Active | Production    | SOIC (D)   14    | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | T4316D       |
| TLV4316IPWR           | Active | Production    | TSSOP (PW)   14  | 2000   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-2-260C-1 YEAR        | -40 to 125   | TLV4316      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 2-May-2025

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TLV2316, TLV316, TLV4316:

• Automotive: TLV2316-Q1, TLV316-Q1, TLV4316-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 30-Mar-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV2316IDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV2316IDGKT | VSSOP           | DGK                | 8  | 250  | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV2316IDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV316IDBVR  | SOT-23          | DBV                | 5  | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV316IDBVT  | SOT-23          | DBV                | 5  | 250  | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV316IDCKR  | SC70            | DCK                | 5  | 3000 | 180.0                    | 8.4                      | 2.3        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV316IDCKT  | SC70            | DCK                | 5  | 250  | 180.0                    | 8.4                      | 2.3        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV4316IDR   | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV4316IPWR  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 30-Mar-2025



\*All dimensions are nominal

| 7 til dilliciolorio die Homiliai |              |                 |      |      |             |            |             |
|----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TLV2316IDGKR                     | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TLV2316IDGKT                     | VSSOP        | DGK             | 8    | 250  | 366.0       | 364.0      | 50.0        |
| TLV2316IDR                       | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| TLV316IDBVR                      | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV316IDBVT                      | SOT-23       | DBV             | 5    | 250  | 210.0       | 185.0      | 35.0        |
| TLV316IDCKR                      | SC70         | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV316IDCKT                      | SC70         | DCK             | 5    | 250  | 210.0       | 185.0      | 35.0        |
| TLV4316IDR                       | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| TLV4316IPWR                      | TSSOP        | PW              | 14   | 2000 | 356.0       | 356.0      | 35.0        |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side





NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.







## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.





NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.





NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司