











TPA2011D1

SLOS626B - DECEMBER 2009 - REVISED NOVEMBER 2015

# TPA2011D1 3.2-W Mono Filter-Free Class-D Audio Power Amplifier With Auto-Recovering Short-Circuit Protection

#### **Features**

- Powerful Mono Class-D Amplifier
  - 3.24 W (4 Ω, 5 V, 10% THDN)
  - 2.57 W (4 Ω, 5 V, 1% THDN)
  - 1.80 W (8 Ω, 5 V, 10% THDN)
  - 1.46 W (8 Ω, 5 V, 1% THDN)
- Integrated Feedback Resistor of 300 k $\Omega$
- Integrated Image Reject Filter for DAC Noise Reduction
- Low Output Noise of 20 μV
- Low Quiescent Current of 1.5 mA
- Auto Recovering Short-Circuit Protection
- Thermal Overload Protection
- 9-Ball, 1.21mm x 1.16 mm 0.4 mm Pitch DSBGA

# **Applications**

- Wireless or Cellular Handsets and PDAs
- Portable Navigation Devices
- General Portable Audio Devices

# 3 Description

The TPA2011D1 is a 3.2-W high efficiency filter-free class-D audio power amplifier (class-D amp) in a 1.21 mm × 1.16 mm wafer chip scale package (DSBGA) that requires only three components.

Features like 95% efficiency, 86-dB PSRR, 1.5 mA quiescent current and improved RF immunity make the TPA2011D1 class-D amp ideal for cellular handsets. A fast start-up time of 4 ms with no audible turn-on pop makes the TPA2011D1 ideal for PDA and smart-phone applications. The TPA2011D1 allows independent gain while summing signals from separate sources, and has a low 20 µV noise floor.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPA2011D1   | DSBGA (9) | 1.60 mm x 1.21 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Typical Application Diagram**





| Т | al | ٦l | e | n | F ( | C | n | n | te | n | ts |
|---|----|----|---|---|-----|---|---|---|----|---|----|
|   |    |    |   |   |     |   |   |   |    |   |    |

| 1      | Features 1                           |    | 9.2 Functional Block Diagram                     | 13 |
|--------|--------------------------------------|----|--------------------------------------------------|----|
| 2      | Applications 1                       |    | 9.3 Feature Description                          | 13 |
| 3      | Description 1                        |    | 9.4 Device Functional Modes                      | 15 |
| 4      | Revision History2                    | 10 | Application and Implementation                   | 18 |
| 5      | Device Comparison Table              |    | 10.1 Application Information                     | 18 |
| 6      | Pin Configuration and Functions 4    |    | 10.2 Typical Applications                        | 18 |
| U<br>- | _                                    | 11 | Power Supply Recommendations                     | 21 |
| 1      | Specifications                       |    | 11.1 Power Supply Decoupling Capacitors          |    |
|        | 7.1 Absolute Maximum Ratings 4       | 12 | Layout                                           | 22 |
|        | 7.2 ESD Ratings                      |    | 12.1 Layout Guidelines                           |    |
|        | 7.3 Recommended Operating Conditions |    | 12.2 Layout Example                              |    |
|        | 7.4 Thermal Information              | 13 | Device and Documentation Support                 |    |
|        | 7.5 Electrical Characteristics       |    | 13.1 Community Resources                         |    |
|        | 7.6 Operating Characteristics        |    | 13.2 Trademarks                                  |    |
|        | 7.7 Dissipation Ratings 6            |    | 13.3 Electrostatic Discharge Caution             |    |
|        | 7.8 Typical Characteristics          |    | _                                                |    |
| 8      | Parameter Measurement Information 12 | 44 | 13.4 Glossary                                    | 24 |
| 9      | Detailed Description 13              | 14 | Mechanical, Packaging, and Orderable Information | 2/ |
|        | 9.1 Overview                         |    | information                                      | 24 |
|        |                                      |    |                                                  |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Revision A (May 2010) to Revision B

Page

Added Pin Configuration and Functions section, Handling Rating table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section

# Changes from Original (December 2009) to Revision A

Page

Changed the Package Dimensions table. D was Max = 1244μm, Min = 1184μm. E was Max = 1190μm, Min = 1130μm



# 5 Device Comparison Table

| DEVICE NUMBER | SPEAKER<br>CHANNELS | SPEAKER AMP<br>TYPE OUTPUT POWER (W) |     | PSRR (dB) |
|---------------|---------------------|--------------------------------------|-----|-----------|
| TPA2011D1     | Mono                | Class D                              | 3.2 | 86        |
| TPA2005D1     | Mono                | Class D                              | 1.4 | 75        |
| TPA2010D1     | Mono                | Class D                              | 2.5 | 75        |

Copyright © 2009–2015, Texas Instruments Incorporated



# 6 Pin Configuration and Functions



## **Pin Functions**

| I                | PIN I/O |     | DESCRIPTION                                                                                                                                                                                              |  |  |  |  |  |
|------------------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| NAME             | NO.     | 1/0 | DESCRIPTION                                                                                                                                                                                              |  |  |  |  |  |
| EN               | C2      | I   | Shutdown terminal. When terminal is low the device is put into Shutdown mode.                                                                                                                            |  |  |  |  |  |
| GND              | A2      | ı   | Analog ground terminal. Must be connected to same potential as PGND using a direct connection to a single point ground.                                                                                  |  |  |  |  |  |
| IN-              | C1      | 1   | Negative differential audio input                                                                                                                                                                        |  |  |  |  |  |
| IN+              | A1      | I   | Positive differential audio input                                                                                                                                                                        |  |  |  |  |  |
| PGND             | В3      | ı   | High-current Analog ground terminal. Must be connected to same potential as GND using a direct connection to a single point ground.                                                                      |  |  |  |  |  |
| PV <sub>DD</sub> | B2      | 1   | High-current Power supply terminal. Must be connected to same power supply as V <sub>DD</sub> using a direct connection. Voltage must be within values listed in Recommended Operating Conditions table. |  |  |  |  |  |
| V <sub>DD</sub>  | B1      | ı   | Power supply terminal. Must be connected to same power supply as PV <sub>DD</sub> using a direct connection. Voltage must be within values listed in Recommended Operating Conditions table.             |  |  |  |  |  |
| V <sub>O-</sub>  | А3      | 0   | Negative BTL audio output                                                                                                                                                                                |  |  |  |  |  |
| V <sub>O+</sub>  | C3      | 0   | Positive BTL audio output                                                                                                                                                                                |  |  |  |  |  |

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range,  $T_A = 25^{\circ}C$  (unless otherwise noted)<sup>(1)</sup>

|                      |                  |                                                   | MIN                     | MAX                   | UNIT |
|----------------------|------------------|---------------------------------------------------|-------------------------|-----------------------|------|
| \/ D\/               | Supply           | In active mode                                    | -0.3                    | 6                     | V    |
| $V_{DD}$ , $PV_{DD}$ | voltage          | In shutdown mode                                  | -0.3 6                  | V                     |      |
| VI                   | Input<br>voltage | EN, IN+, IN-                                      | -0.3                    | V <sub>DD</sub> + 0.3 | V    |
| $R_L$                | Minimum loa      | d resistance                                      | 3.2                     |                       | Ω    |
|                      | Output contir    | nuous total power dissipation                     | See Dissipation Ratings |                       |      |
| T <sub>A</sub>       | Operating fre    | ee-air temperature                                | -40                     | 85                    | °C   |
| $T_{J}$              | Operating jur    | nction temperature                                | -40                     | 150                   | °C   |
|                      | Lead temper      | ature 1,6 mm (1/16 inch) from case for 10 seconds |                         | 260                   | °C   |
| T <sub>stg</sub>     | Storage temp     | perature                                          | -65                     | 85                    | °C   |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

Submit Documentation Feedback

Copyright © 2009–2015, Texas Instruments Incorporated



# 7.2 ESD Ratings

|                    |                                                        |                                                                     | VALUE | UNIT |
|--------------------|--------------------------------------------------------|---------------------------------------------------------------------|-------|------|
|                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000                                                               |       |      |
| V <sub>(ESD)</sub> | Electrostatic discharge                                | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

|                |                                 |                                            | MIN  | MAX                  | UNIT |
|----------------|---------------------------------|--------------------------------------------|------|----------------------|------|
| $V_{DD}$       | Class-D supply voltage          |                                            | 2.5  | 5.5                  | V    |
| $V_{IH}$       | High-level input voltage        | EN                                         | 1.3  |                      | V    |
| $V_{IL}$       | Low-level input voltage         | EN                                         |      | 0.35                 | V    |
| R <sub>I</sub> | Input resistor                  | Gain ≤ 20 V/V (26 dB)                      | 15   |                      | kΩ   |
| $V_{IC}$       | Common mode input voltage range | V <sub>DD</sub> = 2.5V, 5.5V, CMRR ≥ 49 dB | 0.75 | V <sub>DD</sub> -1.1 | V    |
| T <sub>A</sub> | Operating free-air temperature  |                                            | -40  | 85                   | °C   |

#### 7.4 Thermal Information

|                        |                                              | TPA2011D1   |      |
|------------------------|----------------------------------------------|-------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | YFF (DSBGA) | UNIT |
|                        |                                              | 9 PINS      |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 107         | °C/W |
| R <sub>0JC(top)</sub>  | Junction-to-case (top) thermal resistance    | 0.9         | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 18.1        | °C/W |
| Ψлт                    | Junction-to-top characterization parameter   | 3.8         | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 18          | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 7.5 Electrical Characteristics

 $T_A = 25$ °C (unless otherwise noted)

|                    | PARAMETER                                       | TEST CONDITIONS                                                                                | MIN                | TYP                | MAX                | UNIT |
|--------------------|-------------------------------------------------|------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------|
| V <sub>OS</sub>    | Output offset voltage (measured differentially) | $V_{I} = 0 \text{ V}, A_{V} = 2 \text{ V/V}, V_{DD} = 2.5 \text{ V} \text{ to } 5.5 \text{ V}$ |                    | 1                  | 5                  | mV   |
| I <sub>IH</sub>    | High-level input current                        | V <sub>DD</sub> = 5.5 V, V <sub>EN</sub> = 5.5 V                                               |                    |                    | 50                 | μΑ   |
| I <sub>IL</sub>    | Low-level input current                         | V <sub>DD</sub> = 5.5 V, V <sub>EN</sub> = 0 V                                                 |                    |                    | 1                  | μΑ   |
|                    |                                                 | V <sub>DD</sub> = 5.5 V, no load                                                               |                    | 1.8                | 2.5                |      |
| $I_{(Q)}$          | Quiescent current                               | V <sub>DD</sub> = 3.6 V, no load                                                               |                    | 1.5                | 2.3                | mA   |
|                    |                                                 | V <sub>DD</sub> = 2.5 V, no load                                                               |                    | 1.3                | 2.1                |      |
| $I_{(SD)}$         | Shutdown current                                | $V_{EN} = 0.35 \text{ V}, V_{DD} = 2.5 \text{ V} \text{ to } 5.5 \text{ V}$                    |                    | 0.1                | 2                  | μΑ   |
| R <sub>O, SD</sub> | Output impedance in shutdown mode               | V <sub>EN</sub> = 0.35 V                                                                       |                    | 2                  |                    | kΩ   |
| f <sub>(SW)</sub>  | Switching frequency                             | V <sub>DD</sub> = 2.5 V to 5.5 V                                                               | 250                | 300                | 350                | kHz  |
| A <sub>V</sub>     | Gain                                            | $V_{DD}$ = 2.5 V to 5.5 V, $R_I$ in $k\Omega$                                                  | 285/R <sub>I</sub> | 300/R <sub>I</sub> | 315/R <sub>I</sub> | V/V  |
| R <sub>EN</sub>    | Resistance from EN to GND                       |                                                                                                |                    | 300                |                    | kΩ   |

Product Folder Links: TPA2011D1



# 7.6 Operating Characteristics

 $V_{DD}$  = 3.6 V,  $T_A$  = 25°C,  $A_V$  = 2 V/V,  $R_L$  = 8  $\Omega$  (unless otherwise noted)

|                 | PARAMETER                                                                                                             | TEST CONDITIONS                                                                                           |                                             | MIN TYP      | MAX | UNIT |               |
|-----------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------|-----|------|---------------|
|                 |                                                                                                                       |                                                                                                           | V <sub>DD</sub> = 5 V                       | 3.24         |     |      |               |
|                 |                                                                                                                       | THD + N = 10%, f = 1 kHz, $R_L = 4 \Omega$                                                                | V <sub>DD</sub> = 3.6 V                     | 1.62         |     | W    |               |
|                 |                                                                                                                       |                                                                                                           | $V_{DD} = 2.5 \text{ V}$                    | 0.70         |     |      |               |
| P <sub>O</sub>  |                                                                                                                       | THD + N = 1%, f = 1 kHz, $R_L$ = 4 Ω                                                                      | $V_{DD} = 5 V$                              | 2.57         |     |      |               |
|                 |                                                                                                                       |                                                                                                           | V <sub>DD</sub> = 3.6 V                     | 1.32         |     | W    |               |
|                 | Output manner                                                                                                         |                                                                                                           | V <sub>DD</sub> = 2.5 V                     | 0.57         |     |      |               |
|                 | Output power                                                                                                          |                                                                                                           | V <sub>DD</sub> = 5 V                       | 1.80         |     |      |               |
|                 |                                                                                                                       | THD + N = 10%, f = 1 kHz, $R_L = 8 \Omega$                                                                | $V_{DD} = 3.6 \text{ V}$                    | 0.91         |     | W    |               |
|                 |                                                                                                                       |                                                                                                           | $V_{DD} = 2.5 \text{ V}$                    | 0.42         |     |      |               |
|                 |                                                                                                                       |                                                                                                           | $V_{DD} = 5 V$                              | 1.46         |     |      |               |
|                 |                                                                                                                       | THD + N = 1%, f = 1 kHz, $R_L = 8 \Omega$                                                                 | V <sub>DD</sub> = 3.6 V                     | 0.74         |     | W    |               |
|                 |                                                                                                                       |                                                                                                           | V <sub>DD</sub> = 2.5 V                     | 0.33         |     |      |               |
| . ,             | N                                                                                                                     | V <sub>DD</sub> = 3.6 V, Inputs AC grounded                                                               | A-weighting                                 | 20           |     | .,   |               |
| V <sub>n</sub>  | Noise output voltage                                                                                                  | Noise output voitage                                                                                      | with $C_I = 2\mu F$ , $f = 20 Hz$ to 20 kHz | No weighting | 25  |      | $\mu V_{RMS}$ |
|                 | Total harmonic distortion plus noise                                                                                  | $V_{DD} = 5.0 \text{ V}, P_{O} = 1.0 \text{ W}, f = 1 \text{ kHz}, R_{L} =$                               | 8 Ω                                         | 0.11%        |     |      |               |
|                 |                                                                                                                       | $V_{DD} = 3.6 \text{ V}, P_{O} = 0.5 \text{ W}, f = 1 \text{ kHz}, R_{L} =$                               | 8 Ω                                         | 0.05%        |     |      |               |
|                 |                                                                                                                       | V <sub>DD</sub> = 2.5 V, P <sub>O</sub> = 0.2 W, f = 1 kHz, R <sub>L</sub> =                              | 8 Ω                                         | 0.05%        |     |      |               |
| THD+N           |                                                                                                                       | $V_{DD} = 5.0 \text{ V}, P_{O} = 2.0 \text{ W}, f = 1 \text{ kHz}, R_{L} =$                               | 0.23%                                       |              |     |      |               |
|                 |                                                                                                                       | $V_{DD} = 3.6 \text{ V}, P_{O} = 1.0 \text{ W}, f = 1 \text{ kHz}, R_{L} =$                               | 0.07%                                       |              |     |      |               |
|                 |                                                                                                                       | $V_{DD} = 2.5 \text{ V}, P_{O} = 0.4 \text{ W}, f = 1 \text{ kHz}, R_{L} =$                               | 0.06%                                       |              |     |      |               |
| PSRR            | AC power supply rejection ratio                                                                                       | $V_{DD} = 3.6 \text{ V}$ , Inputs AC grounded with C <sub>1</sub> 200 mV <sub>pp</sub> ripple, f = 217 Hz | = 2 μF,                                     | 86           |     | dB   |               |
| CMRR            | Common mode rejection ratio                                                                                           | $V_{DD} = 3.6 \text{ V}, V_{IC} = 1 \text{ V}_{PP}, f = 217 \text{ Hz}$                                   |                                             | 79           |     | dB   |               |
| T <sub>SU</sub> | Startup time from shutdown                                                                                            | V <sub>DD</sub> = 3.6 V                                                                                   |                                             | 4            |     | ms   |               |
|                 |                                                                                                                       | $V_{DD} = 3.6 \text{ V}, V_{O+} \text{ shorted to VDD}$                                                   |                                             | 2            |     |      |               |
|                 |                                                                                                                       | V <sub>DD</sub> = 3.6 V, V <sub>O</sub> shorted to VDD                                                    |                                             | 2            |     |      |               |
| loc             | Overcurrent protection threshold                                                                                      | V <sub>DD</sub> = 3.6 V, V <sub>O+</sub> shorted to GND                                                   |                                             | 2            |     | Α    |               |
|                 | inconord                                                                                                              | $V_{DD} = 3.6 \text{ V}, V_{O-} \text{ shorted to GND}$                                                   |                                             | 2            |     | 1    |               |
|                 |                                                                                                                       | $V_{DD}$ = 3.6 V, $V_{O+}$ shorted to $V_{O-}$                                                            |                                             | 2            |     |      |               |
| T <sub>SD</sub> | Time for which output is disabled after a short-circuit event, after which auto-recovery trials are continuously made | V <sub>DD</sub> = 2.5 V to 5.5 V                                                                          |                                             | 100          |     | ms   |               |

# 7.7 Dissipation Ratings

| PACKAGE     | DERATING FACTOR <sup>(1)</sup> | T <sub>A</sub> < 25°C | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C |
|-------------|--------------------------------|-----------------------|-----------------------|-----------------------|
| YFF (DSBGA) | 4.2 mW/°C                      | 525 mW                | 336 mW                | 273 mW                |

(1) Derating factor measure with high K board.



# 7.8 Typical Characteristics

 $V_{DD}=3.6~V,~C_{I}=0.1~\mu\text{F},~C_{S1}=0.1~\mu\text{F},~C_{S2}=10~\mu\text{F},~T_{A}=25^{\circ}\text{C},~R_{L}=8~\Omega~\text{(unless otherwise noted)}$ 



Copyright © 2009–2015, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**







# **Typical Characteristics (continued)**

 $V_{DD}$  = 3.6 V,  $C_{I}$  = 0.1  $\mu$ F,  $C_{S1}$  = 0.1  $\mu$ F,  $C_{S2}$  = 10  $\mu$ F,  $T_{A}$  = 25°C,  $R_{L}$  = 8  $\Omega$  (unless otherwise noted)



Copyright © 2009–2015, Texas Instruments Incorporated



# **Typical Characteristics (continued)**





Figure 23. Power Supply Rejection Ratio vs Common Mode Input Voltage

20 100 1k 10k 20k
f - Frequency - Hz

Figure 24. Common Mode Rejection Ratio vs Frequency



# **Typical Characteristics (continued)**







#### 8 Parameter Measurement Information

All parameters are measured according to the conditions described in the Specifications section.



- (1) Input resistor  $R_I$  = 150k $\Omega$  gives a gain of 6 dB which is used for all the graphs
- (2)  $C_1$  was shorted for any common-mode input voltage measurement. All other measurements were taken with  $C_1 = 0.1$ - $\mu$ F (unless otherwise noted).
- (3)  $C_{S1} = 0.1 \mu F$  is placed very close to the device. The optional  $C_{S2} = 10 \mu F$  is used for datasheet graphs.
- (4) The 30-kHz low-pass filter is required even if the analyzer has an internal low-pass filter. An RC low-pass filter (1kΩ, 4700pF) is used on each output for the data sheet graphs.

Figure 28. Test Setup for Typical Application Graphs



#### 9 Detailed Description

#### 9.1 Overview

The TPA2011D1 is a high-efficiency filter-free Class-D audio amplifier capable of delivering up to 3.2W into  $4-\Omega$  load with 5-V power supply. The fully-differential design of this amplifier avoids the usage of bypass capacitors and the improved CMRR eliminates the usage of input-coupling capacitors. This makes the device size a perfect choice for small, portable applications as only three external components are required. The advanced modulation used in the TPA2011D1 PWM output stage eliminates the need for an output filter.

#### 9.2 Functional Block Diagram



#### 9.3 Feature Description

#### 9.3.1 Fully Differential Amplifier

The TPA2011D1 is a fully differential amplifier with differential inputs and outputs. The fully differential amplifier consists of a differential amplifier and a common-mode amplifier. The differential amplifier ensures that the amplifier outputs a differential voltage on the output that is equal to the differential input times the gain. The common-mode feedback ensures that the common-mode voltage at the output is biased around VDD/2 regardless of the common-mode voltage at the input. The fully differential TPA2011D1 can still be used with a single-ended input; however, the TPA2011D1 should be used with differential inputs when in a noisy environment, like a wireless handset, to ensure maximum noise rejection.

#### 9.3.1.1 Advantages of Fully Differential Amplifiers

- Input-coupling Capacitors Not Required
  - The fully differential amplifier allows the inputs to be biased at voltage other than mid-supply. For example, if a codec has a midsupply lower than the midsupply of the TPA2011D1, the common-mode feedback circuit will adjust, and the TPA2011D1 outputs will still be biased at midsupply of the TPA2011D1. The inputs of the TPA2011D1 can be biased from 0.5 V to VDD –0.8 V. If the inputs are biased outside of that range, input-coupling capacitors are required.
- Midsupply Bypass Capacitor, C(BYPASS), Not Required
  - The fully differential amplifier does not require a bypass capacitor. This is because any shift in the midsupply affects both positive and negative channels equally and cancels at the differential output.
- Better RF-Immunity
  - GSM handsets save power by turning on and shutting off the RF transmitter at a rate of 217 Hz. The



#### **Feature Description (continued)**

transmitted signal is picked-up on input and output traces. The fully differential amplifier cancels the signal much better than the typical audio amplifier.

#### 9.3.2 Eliminating the Output Filter With the TPA2011D1

This section focuses on why the user can eliminate the output filter with the TPA2011D1.

#### 9.3.2.1 Effect on Audio

The class-D amplifier outputs a pulse-width modulated (PWM) square wave, which is the sum of the switching waveform and the amplified input audio signal. The human ear acts as a band-pass filter such that only the frequencies between approximately 20 Hz and 20 kHz are passed. The switching frequency components are much greater than 20 kHz, so the only signal heard is the amplified input audio signal.

#### 9.3.2.2 When to Use an Output Filter

Design the TPA2011D1 without an Inductor / Capacitor (LC) output filter if the traces from the amplifier to the speaker are short. Wireless handsets and PDAs are great applications for this class-D amplifier to be used without an output filter.

The TPA2011D1 does not require an LC output filter for short speaker connections (approximately 100 mm long or less). A ferrite bead can often be used in the design if failing radiated emissions testing without an LC filter; and, the frequency-sensitive circuit is greater than 1 MHz. If choosing a ferrite bead, choose one with high impedance at high frequencies, but very low impedance at low frequencies. The selection must also take into account the currents flowing through the ferrite bead. Ferrites can begin to loose effectiveness at much lower than rated current values. See the TPA2011D1 EVM User's Guide for components used successfully by TI.

Figure 29 shows a typical ferrite-bead output filter.



Figure 29. Typical Ferrite Chip Bead Filter

#### 9.3.3 Short Circuit Auto-Recovery

When a short-circuit event occurs, the TPA2011D1 goes to shutdown mode and activates the integrated autorecovery process whose aim is to return the device to normal operation once the short-circuit is removed. This process repeatedly examines (once every 100ms) whether the short-circuit condition persists, and returns the device to normal operation immediately after the short-circuit condition is removed. This feature helps protect the device from large currents and maintain a good long-term reliability.

#### 9.3.4 Integrated Image Reject Filter for DAC Noise Rejection

In applications which use a DAC to drive Class-D amplifiers, out-of-band noise energy present at the DAC's image frequencies fold back into the audio-band at the output of the Class-D amplifier. An external low-pass filter is often placed between the DAC and the Class-D amplifier in order to attenuate this noise.

The TPA2011D1 has an integrated Image Reject Filter with a low-pass cutoff frequency of 130 kHz, which significantly attenuates this noise. Depending on the system noise specification, the integrated Image Reject Filter may help eliminate external filtering, thereby saving board space and component cost.



#### 9.4 Device Functional Modes

#### 9.4.1 Summing Input Signals With the TPA2011D1

Most wireless phones or PDAs need to sum signals at the audio power amplifier or just have two signal sources that need separate gain. The TPA2011D1 makes it easy to sum signals or use separate signal sources with different gains. Many phones now use the same speaker for the earpiece and ringer, where the wireless phone would require a much lower gain for the phone earpiece than for the ringer. PDAs and phones that have stereo headphones require summing of the right and left channels to output the stereo signal to the mono speaker.

#### 9.4.1.1 Summing Two Differential Input Signals

Two extra resistors are needed for summing differential signals (a total of 5 components). The gain for each input source can be set independently (see Equation 1 and Equation 2, and Figure 30).

Gain 1 = 
$$\frac{V_O}{V_{I1}} = \frac{2 \times 150 \text{ k}\Omega}{R_{I1}}$$
  $\left(\frac{V}{V}\right)$  (1)

Gain 2 = 
$$\frac{V_O}{V_{12}} = \frac{2 \times 150 \text{ k}\Omega}{R_{12}}$$
  $\left(\frac{V}{V}\right)$  (2)

If summing left and right inputs with a gain of 1 V/V, use  $R_{11} = R_{12} = 300 \text{ k}\Omega$ .

If summing a ring tone and a phone signal, set the ring-tone gain to Gain 2 = 2 V/V, and the phone gain to gain 1 = 0.1 V/V. The resistor values would be:

$$R_{l1} = 3 M\Omega$$
, and  $= R_{l2} = 150 k\Omega$ .



Figure 30. Application Schematic With TPA2011D1 Summing Two Differential Inputs

#### 9.4.1.2 Summing a Differential Input Signal and a Single-Ended Input Signal

Figure 31 shows how to sum a differential input signal and a single-ended input signal. Ground noise can couple in through IN+ with this method. It is better to use differential inputs. The corner frequency of the single-ended input is set by  $C_{12}$ , shown in Equation 5. To assure that each input is balanced, the single-ended input must be driven by a low-impedance source even if the input is not in use

Gain 1 = 
$$\frac{V_O}{V_{I1}} = \frac{2 \times 150 \text{ k}\Omega}{R_{I1}}$$
  $\left(\frac{V}{V}\right)$  (3)

Gain 2 = 
$$\frac{V_O}{V_{12}} = \frac{2 \times 150 \text{ k}\Omega}{R_{12}}$$
  $\left(\frac{V}{V}\right)$  (4)

Copyright © 2009–2015, Texas Instruments Incorporated



#### **Device Functional Modes (continued)**

$$C_{12} = \frac{1}{(2\pi R_{12} f_{c2})}$$
 (5)

If summing a ring tone and a phone signal, the phone signal should use a differential input signal while the ring tone might be limited to a single-ended signal. Phone gain is set at gain 1 = 0.1 V/V, and the ring-tone gain is set to gain 2 = 2 V/V, the resistor values would be...

 $R_{l1} = 3 M\Omega$ , and  $= R_{l2} = 150 k\Omega$ .

The high pass corner frequency of the single-ended input is set by  $C_{12}$ . If the desired corner frequency is less than 20 Hz...

$$C_{12} > \frac{1}{(2\pi \ 150 \text{k}\Omega \ 20 \text{Hz})}$$
 (6)

$$C_{12} > 53 \text{ nF} \tag{7}$$



Figure 31. Application Schematic With TPA2011D1 Summing Differential Input and Single-Ended Input Signals

## 9.4.1.3 Summing Two Single-Ended Input Signals

Four resistors and three capacitors are needed for summing single-ended input signals. The gain and corner frequencies ( $f_{c1}$  and  $f_{c2}$ ) for each input source can be set independently (see Equation 8 through Equation 11, and Figure 32). Resistor,  $R_P$ , and capacitor,  $C_P$ , are needed on the IN+ terminal to match the impedance on the IN- terminal. The single-ended inputs must be driven by low impedance sources even if one of the inputs is not outputting an ac signal.

Gain 1 = 
$$\frac{V_O}{V_{11}}$$
 =  $\frac{2 \times 150 \text{ k}\Omega}{R_{11}}$   $\left(\frac{V}{V}\right)$  (8)

Gain 2 = 
$$\frac{V_O}{V_{I2}} = \frac{2 \times 150 \text{ k}\Omega}{R_{I2}} \quad \left(\frac{V}{V}\right)$$
 (9)

$$C_{11} = \frac{1}{(2\pi R_{11} f_{c1})}$$
 (10)

$$C_{12} = \frac{1}{\left(2\pi R_{12} f_{c2}\right)}$$
(10)

$$C_{\mathsf{P}} = C_{\mathsf{I}1} + C_{\mathsf{I}2} \tag{12}$$

Submit Documentation Feedback

Copyright © 2009–2015, Texas Instruments Incorporated



#### **Device Functional Modes (continued)**



Figure 32. Application Schematic With TPA2011D1 Summing Two Single-Ended Inputs

#### 9.4.2 Shutdown Mode

The TPA2011D1 can be put in shutdown mode when asserting SHUTDOWN pin to a logic LOW. While in shutdown mode, the device output stage is turned off and set into high impedance, making the current consumption very low. The device exits shutdown mode when a HIGH logic level is applied to SHUTDOWN pin.

Copyright © 2009–2015, Texas Instruments Incorporated Submit Documentation Feedback



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 10.1 Application Information

These typical connection diagrams highlight the required external components and system level connections for proper operation of the device in several popular use cases. Each of these configurations can be realized using the Evaluation Modules (EVMs) for the device. These flexible modules allow full evaluation of the device in the most common modes of operation. Any design variation can be supported by TI through schematic and layout reviews. Visit e2e.ti.com for design assistance and join the audio amplifier discussion forum for additional information.

# 10.2 Typical Applications

#### 10.2.1 TPA2011D1 with Differential Input



Figure 33. Typical TPA2011D1 Application Schematic with Differential Input

#### 10.2.1.1 Design Requirements

For this design example, use the parameters listed in Table 1.

**Table 1. Design Parameters** 

| DESIGN PARAMETER | EXMAPLE VALUE |  |  |  |
|------------------|---------------|--|--|--|
| Power supply     | 5 V           |  |  |  |
| Facilitation     | High > 2 V    |  |  |  |
| Enable input     | Low < 0.8 V   |  |  |  |
| Speaker          | 8 Ω           |  |  |  |



#### 10.2.1.2 Detailed Design Procedure

#### 10.2.1.2.1 Input Resistors (R<sub>I</sub>)

The input resistors (RI) set the gain of the amplifier according to the following equation.

$$Gain = \frac{2 \times 150 k\Omega}{R_I} \left( \frac{V}{V} \right)$$
(14)

Resistor matching is very important in fully differential amplifiers. The balance of the output on the reference voltage depends on matched ratios of the resistors. CMRR, PSRR, and cancellation of the second harmonic distortion diminish if resistor mismatch occurs. Therefore, it is recommended to use 1% tolerance resistors or better to keep the performance optimized. Matching is more important than overall tolerance. Resistor arrays with 1% matching can be used with a tolerance greater than 1%.

Place the input resistors very close to the TPA2011D1 to limit noise injection on the high-impedance nodes.

For optimal performance, the gain should be set to 2 V/V or lower. Lower gain allows the TPA2011D1 to operate at its best, and keeps a high voltage at the input making the inputs less susceptible to noise.

#### 10.2.1.2.2 Decoupling Capacitor (C<sub>S</sub>)

The TPA2011D1 is a high-performance class-D audio amplifier that requires adequate power supply decoupling to ensure the efficiency is high and total harmonic distortion (THD) is low. For higher frequency transients, spikes, or digital hash on the line, a good low equivalent-series-resistance (ESR) ceramic capacitor, typically 1  $\mu$ F, placed as close as possible to the device VDD lead works best. Placing this decoupling capacitor close to the TPA2011D1 is very important for the efficiency of the class-D amplifier, because any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency. For filtering lower-frequency noise signals, a 10  $\mu$ F or greater capacitor placed near the audio power amplifier would also help, but it is not required in most applications because of the high PSRR of this device.

#### 10.2.1.3 Application Curves

For application curves, see the figures listed in Table 2.

Table 2. Table of Graphs

| DESCRIPTION                             | FIGURE NUMBER |
|-----------------------------------------|---------------|
| Output Power vs Supply Resistance       | Figure 11     |
| GSM Power Supply Rejection vs Time      | Figure 26     |
| GSM Power Supply Rejection vs Frequency | Figure 27     |

Product Folder Links: TPA2011D1

#### 10.2.2 TPA2011D1 with Differential Input and Input Capacitors



Figure 34. TPA2011D1 Application Schematic with Differential Input and Input Capacitors

#### 10.2.2.1 Design Requirements

For this design example, use the parameters listed in Table 1.

#### 10.2.2.2 Detailed Design Procedure

For the design procedure see *Input Resistors* ( $R_l$ ) and *Decoupling Capacitor* ( $C_s$ ).

#### 10.2.2.2.1 Input Capacitors (C<sub>I</sub>)

The TPA2011D1 does not require input coupling capacitors if the design uses a differential source that is biased from 0.5 V to VDD -0.8 V. If the input signal is not biased within the recommended common mode input range, if needing to use the input as a high pass filter, or if using a single-ended source, input coupling capacitors are required.

The input capacitors and input resistors form a high-pass filter with the corner frequency, fC, determined in the following equation.

$$f_{\rm C} = \frac{1}{2\pi R_{\rm I} C_{\rm I}} \tag{15}$$

The value of the input capacitor is important to consider as it directly affects the bass (low frequency) performance of the circuit. Speakers in wireless phones cannot usually respond well to low frequencies, so the corner frequency can be set to block low frequencies in this application.

The equation below is reconfigured to solve for the input coupling capacitance.

$$C_{l} = \frac{1}{2\pi R_{l} f_{C}} \tag{16}$$

If the corner frequency is within the audio band, the capacitors should have a tolerance of  $\pm 10\%$  or better, because any mismatch in capacitance causes an impedance mismatch at the corner frequency and below.

For a flat low-frequency response, use large input coupling capacitors (1  $\mu$ F). However, in a GSM phone the ground signal is fluctuating at 217 Hz, but the signal from the codec does not have the same 217 Hz fluctuation. The difference between the two signals is amplified, sent to the speaker, and heard as a 217 Hz hum.

#### 10.2.2.3 Application Curves

For application curves, see the figures listed in Table 2.



#### 10.2.3 TPA2011D1 with Single-Ended Input



Figure 35. TPA2011D1 Application Schematic with Single-Ended Input

#### 10.2.3.1 Design Requirements

For this design example, use the parameters listed in Table 1.

#### 10.2.3.2 Detailed Design Procedure

For the design procedure see Input Resistors  $(R_l)$ , Decoupling Capacitor  $(C_S)$ , and Input Capacitors  $(C_l)$ .

#### 10.2.3.3 Application Curves

For application curves, see the figures listed in Table 2.

#### 11 Power Supply Recommendations

The TPA2011D1 is designed to operate from an input voltage supply range between 2.5-V and 5.5-V. Therefore, the output voltage range of power supply should be within this range and well regulated. The current capability of upper power should not exceed the maximum current limit of the power switch.

# 11.1 Power Supply Decoupling Capacitors

The TPA2011D1 requires adequate power supply decoupling to ensure a high efficiency operation with low total harmonic distortion (THD). Place a low equivalent-series-resistance (ESR) ceramic capacitor, typically 0.1  $\mu$ F, within 2 mm of the VDD pin. This choice of capacitor and placement helps with higher frequency transients, spikes, or digital hash on the line. In addition to the 0.1  $\mu$ F ceramic capacitor, is recommended to place a 2.2  $\mu$ F to 10  $\mu$ F capacitor on the VDD supply trace. This larger capacitor acts as a charge reservoir, providing energy faster than the board supply, thus helping to prevent any drop in the supply voltage.



# 12 Layout

#### 12.1 Layout Guidelines

In making the pad size for the DSBGA balls, TI recommends that the layout use nonsolder mask defined (NSMD) land. With this method, the solder mask opening is made larger than the desired land area, and the opening size is defined by the copper pad width. Figure 36 shows the appropriate diameters for a DSBGA layout.

Place all the external components close to the TPA2011D1 device. Placing the decoupling capacitors as close as possible to the device is important for the efficiency of the class-D amplifier. Any resistance or inductance in the trace between the device and the capacitor can cause a loss in efficiency.

An on-pad via is not required to route the middle ball B2 ( $PV_{DD}$ ) of the TPA2011D1. Just short ball B2 ( $PV_{DD}$ ) to ball B1 ( $V_{DD}$ ) and connect both to the supply trace as shown in Figure 37. This simplifies board routing and saves manufacturing cost.



Figure 36. Land Pattern Dimensions

Table 3. Land Pattern Dimensions (1)(2)(3)(4)

| SOLDER PAD DEFINITIONS        | COPPER PAD | SOLDER MASK<br>OPENING <sup>(5)</sup> | COPPER<br>THICKNESS    | STENCIL OPENING (6)(7)                    | STENCIL<br>THICKNESS |
|-------------------------------|------------|---------------------------------------|------------------------|-------------------------------------------|----------------------|
| Nonsolder mask defined (NSMD) | 0.23 mm    | 0.310 mm                              | 1 oz max<br>(0.032 mm) | 0.275 mm x 0.275 mm Sq. (rounded corners) | 0.1 mm thick         |

- (1) Circuit traces from NSMD defined PWB lands should be 75 µm to 100 µm wide in the exposed area inside the solder mask opening. Wider trace widths reduce device stand off and impact reliability.
- (2) Best reliability results are achieved when the PWB laminate glass transition temperature is above the operating the range of the intended application.
- (3) Recommend solder paste is Type 3 or Type 4.
- (4) For a PWB using a Ni/Au surface finish, the gold thickness should be less 0.5 mm to avoid a reduction in thermal fatigue performance.
- (5) Solder mask thickness should be less than 20 µm on top of the copper circuit pattern.
- (6) Best solder stencil performance is achieved using laser cut stencils with electro polishing. Use of chemically etched stencils give inferior solder paste volume control.
- (7) Trace routing away from DSBGA device should be balanced in X and Y directions to avoid unintentional component movement due to solder wetting forces.



# 12.2 Layout Example









Figure 37. TPA2011D1 Layout Example



# 13 Device and Documentation Support

#### 13.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 13.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

24

www.ti.com 2-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| TPA2011D1YFFR         | Active | Production    | DSBGA (YFF)   9 | 3000   LARGE T&R      | Yes  | SNAGCU                        | (5)<br>Level-1-260C-UNLIM  | -40 to 85    | OEW              |
| TPA2011D1YFFT         | Active | Production    | DSBGA (YFF)   9 | 250   SMALL T&R       | Yes  | SNAGCU                        | Level-1-260C-UNLIM         | -40 to 85    | OEW              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 8-Jun-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPA2011D1YFFR | DSBGA           | YFF                | 9 | 3000 | 180.0                    | 8.4                      | 1.34       | 1.34       | 0.81       | 4.0        | 8.0       | Q1               |
| TPA2011D1YFFT | DSBGA           | YFF                | 9 | 250  | 180.0                    | 8.4                      | 1.34       | 1.34       | 0.81       | 4.0        | 8.0       | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 8-Jun-2024



# \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA2011D1YFFR | DSBGA        | YFF             | 9    | 3000 | 182.0       | 182.0      | 20.0        |
| TPA2011D1YFFT | DSBGA        | YFF             | 9    | 250  | 182.0       | 182.0      | 20.0        |



DIE SIZE BALL GRID ARRAY



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated