









SN74CB3Q3305

#### ZHCSO94D - OCTOBER 2003

# SN74CB3Q3305 双路 FET 总线开关 2.5V 或 3.3V 低压高带宽总线开关

# 1 特性

- 高带宽数据路径(高达 500MHz)1
- 可耐受 5V 电压并支持器件上电或断电的 I/O
- 在运行范围内具有平缓的低通态电阻 (ron) 特性 (r<sub>on</sub> 典型值 = 3Ω)
- 数据 I/O 端口支持超出电源电压范围的输入电压
  - 3.3V V<sub>CC</sub> 时,开关范围为 0 至 5V
  - 2.5V V<sub>CC</sub> 时,开关范围为0至3.3V
- 具有接近零传播延迟的双向数据流
- 低输入和输出电容可更大程度减小负载和信号失真 (C<sub>io(OFF)</sub> 典型值 = 3.5pF)
- 快速开关频率 (for 最大值 = 20MHz)
- 数据与控制输入提供下冲钳位二极管
- 低功耗 (I<sub>CC</sub> 典型值 = 0.25mA)
- V<sub>CC</sub> 工作范围为 2.3V 至 3.6V
- 数据 I/O 支持 0 至 5V 信号电平(0.8V、1.2V、 1.5V、1.8V、2.5V、3.3V和5V)
- 控制输入可由 TTL 或 5V/3.3V CMOS 输出驱动
- I<sub>off</sub> 支持局部断电模式运行
- 闩锁性能超过 100mA,符合 JESD 78 II 类规范

# 2 应用

- IP 电话:有线和无线
- 光学模块
- 光纤网络:光纤和 EPON 视频
- 专用分支交换机 (PBX)
- WiMAX 和无线基础设施设备
- USB、差分信号接口
- 总线隔离

# 3 描述

SN74CB3Q3305 器件是一款高带宽 FET 总线开关, 此开关利用一个电荷泵来提升通道晶体管的栅极电压, 从而提供一个平缓的低通态电阻 (ron)。平缓的低通态 电阻可实现非常短的传播延迟,并且支持在数据输入/ 输出 (I/O) 端口上开关超出电源电压范围的输入电压。 该器件还具有低的数据 I/O 电容,以更大限度地减少数 据总线上的容性负载和信号失真。SN74CB3Q3305器 件专为支持高带宽应用而设计,提供优化的接口解决方 案,非常适合宽带通信、网络和数据密集型计算系统。

该器件完全符合使用 Ioff 的部分断电应用的规范要求。 Ioff 电路可防止在器件断电时电流回流对器件造成损 坏。该器件可在关闭时提供隔离。

为确保在加电或断电期间处于高阻抗状态,应将 OE 通 过下拉电阻器接地;该电阻器的最小值取决于驱动器的 拉电流能力。

#### 器件信息(1)

| 器件型号         | 器件型号 對装   |                   |
|--------------|-----------|-------------------|
| SN74CB3Q3305 | VSSOP (8) | 2.00 mm × 3.10 mm |
| 3N74CB3Q3303 | TSSOP (8) | 3.00 mm × 6.10 mm |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



(1) EN is the internal enable signal applied to the switch.

每个 FET 开关 (SW) 的简化版原理图)

<sup>1</sup> 有关 CB3Q 系列器件性能特性的更多信息,请参阅 TI 应用报告《CBT-C、CB3T 和 CB3Q 信号开关系列》,SCDA008。



# **Table of Contents**

| 1 特性                                                | 1 | 8.4 Device Functional Modes             | 8                |
|-----------------------------------------------------|---|-----------------------------------------|------------------|
| 2 应用                                                |   | 9 Application and Implementation        | 9                |
| 3 描述                                                |   | 9.1 Application Information             |                  |
| 4 Revision History                                  |   | 9.2 Typical Application                 |                  |
| 5 Pin Configuration and Functions                   |   | 10 Power Supply Recommendations         |                  |
| 6 Specifications                                    |   | 11 Layout                               |                  |
| 6.1 Absolute Maximum Ratings                        |   | 11.1 Layout Guidelines                  |                  |
| 6.2 ESD Ratings                                     |   | 11.2 Layout Example                     | 10               |
| 6.3 Recommended Operating Conditions <sup>(1)</sup> |   | 12 Device and Documentation Support     | 11               |
| 6.4 Thermal Information                             |   | 12.1 Documentation Support              | <mark>1</mark> 1 |
| 6.5 Electrical Characteristics                      |   | 12.2 接收文档更新通知                           | 11               |
| 6.6 Switching Characteristics                       |   | 12.3 支持资源                               | 11               |
| 6.7 Typical Characteristics                         |   | 12.4 Trademarks                         |                  |
| 7 Parameter Measurement Information                 |   | 12.5 Electrostatic Discharge Caution    | 11               |
| 8 Detailed Description                              | 8 | 12.6 术语表                                |                  |
| 8.1 Overview                                        |   | 13 Mechanical, Packaging, and Orderable |                  |
| 8.2 Functional Block Diagram                        |   | Information                             | 11               |
| 8.3 Feature Description                             |   |                                         |                  |
| •                                                   |   |                                         |                  |

4 Revision History 注:以前版本的页码可能与当前版本的页码不同

| Cl | Changes from Revision C (October 2015) to Revision D (September 2021) |                |  |  |  |  |  |
|----|-----------------------------------------------------------------------|----------------|--|--|--|--|--|
| •  | 更新了整个文档中的表格、图和交叉参考的编号格式                                               | 1              |  |  |  |  |  |
| •  | 更新了数据表以包含丰富的术语                                                        | 1              |  |  |  |  |  |
| CI | hanges from Revision B (October 2009) to Revision C (October 2015)    | Page           |  |  |  |  |  |
|    | 添加了 <i>引脚配置和功能</i> 部分、 <b>ESD</b> 等级表、特性说明部分、器件功能模式、应用和实施部分、          | - WE 1:0 24.74 |  |  |  |  |  |



# **5 Pin Configuration and Functions**



表 5-1. Pin Functions

|                 | PIN TYPE <sup>(1)</sup> |         | DESCRIPTION                |  |  |  |
|-----------------|-------------------------|---------|----------------------------|--|--|--|
| NAME            | NO.                     | ITPE(") | DESCRIPTION                |  |  |  |
| 1A              | 2                       | I/O     | Channel 1 A port           |  |  |  |
| 1B              | 3                       | I/O     | Channel 1 B port           |  |  |  |
| 10E             | 1                       | I       | Output Enable for switch 1 |  |  |  |
| 2A              | 5                       | I/O     | Channel 2 A port           |  |  |  |
| 2B              | 6                       | I/O     | Channel 2 B port           |  |  |  |
| 20E             | 7                       | I       | Output Enable for switch 2 |  |  |  |
| GND             | 4                       | Р       | Ground                     |  |  |  |
| V <sub>cc</sub> | 8                       | Р       | Power supply               |  |  |  |

<sup>(1)</sup> I = input, O = output, I/O = input and output, P = power



# **6 Specifications**

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                   |                                                   |                      | MIN   | MAX  | UNIT |
|-------------------|---------------------------------------------------|----------------------|-------|------|------|
| V <sub>CC</sub>   | Supply voltage                                    |                      | - 0.5 | 4.6  | V    |
| V <sub>IN</sub>   | Control input voltage <sup>(2) (3)</sup>          |                      | - 0.5 | 7    | V    |
| V <sub>I/O</sub>  | Switch I/O voltage <sup>(2) (3) (4)</sup>         |                      | - 0.5 | 7    | V    |
| I <sub>IK</sub>   | Control input clamp current                       | V <sub>IN</sub> < 0  |       | - 50 | mA   |
| I <sub>I/OK</sub> | I/O port clamp current                            | V <sub>I/O</sub> < 0 |       | - 50 | mA   |
| I <sub>I/O</sub>  | ON-state switch current <sup>(5)</sup>            |                      |       | ±64  | mA   |
|                   | Continuous current through V <sub>CC</sub> or GND |                      |       | ±100 | mA   |
| θ ЈА              | Package thermal impedance <sup>(6)</sup>          |                      |       | 88   | °C/W |
| Tj                | Junction temperature                              |                      |       | 150  | °C   |
| T <sub>stg</sub>  | Storage temperature                               |                      | - 65  | 150  | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltages are with respect to ground, unless otherwise specified.
- (3) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
- (4)  $V_I$  and  $V_O$  are used to denote specific conditions for  $V_{I/O}$ .
- (5)  $I_1$  and  $I_0$  are used to denote specific conditions for  $I_{1/0}$ .
- (6) The package thermal impedance is calculated in accordance with JESD 51-7.

# 6.2 ESD Ratings

|                    |                        |                                                                                | VALUE | UNIT  |
|--------------------|------------------------|--------------------------------------------------------------------------------|-------|-------|
| V <sub>(ESD)</sub> | Electrostatic          | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | 2000  | V     |
|                    | <sup>)</sup> discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | 1000  | \ \ \ |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions<sup>(1)</sup>

|                  |                                 |                                  | MII | N MAX | UNIT |
|------------------|---------------------------------|----------------------------------|-----|-------|------|
| V <sub>CC</sub>  | Supply voltage                  |                                  | 2.  | 3 3.6 | V    |
| \/               | High-level control input        | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.  | 7     | V    |
| V <sub>IH</sub>  | voltage                         | V <sub>CC</sub> = 2.7 V to 3.6 V |     | 2     | v    |
| .,               | Low-level control input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V |     | 0.7   | V    |
| V <sub>IL</sub>  |                                 | V <sub>CC</sub> = 2.7 V to 3.6 V |     | 0.8   |      |
| V <sub>I/O</sub> | Data input/output voltage       |                                  |     | 0 5.5 | V    |
| T <sub>A</sub>   | Operating free-air temperature  |                                  | - 4 | 0 85  | °C   |

(1) All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, SCBA004.

Submit Document Feedback

#### **6.4 Thermal Information**

|                        |                                              | SN74CB3Q3305 | SN74CB3Q3305 |      |
|------------------------|----------------------------------------------|--------------|--------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | DCU (VSSOP)  | PW (TSSOP)   | UNIT |
|                        |                                              | 8 PINS       | 8 PINS       |      |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance       | 183          | 190.6        | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 64.2         | 74.0         | °C/W |
| R <sub>0</sub> JB      | Junction-to-board thermal resistance         | 62.5         | 119.4        | °C/W |
| ψJT                    | Junction-to-top characterization parameter   | 4.3          | 120.0        | °C/W |
| ψ ЈВ                   | Junction-to-board characterization parameter | 62.1         | 117.7        | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _            | _            | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)(1)

| PARAMETER TEST CONDITION                                                                                   |                | S                                 | MIN TY                                                   | ′P <sup>(2)</sup>                                       | MAX   | UNIT       |       |    |
|------------------------------------------------------------------------------------------------------------|----------------|-----------------------------------|----------------------------------------------------------|---------------------------------------------------------|-------|------------|-------|----|
| V <sub>IK</sub>                                                                                            |                | V <sub>CC</sub> = 3.6 V,          | I <sub>I</sub> = - 18 mA                                 |                                                         |       |            | - 1.8 | V  |
| I <sub>IN</sub>                                                                                            | Control inputs | V <sub>CC</sub> = 3.6 V,          | V <sub>IN</sub> = 0 to 5.5 V                             |                                                         |       |            | ±1    | μΑ |
| I <sub>OZ</sub> (3)                                                                                        |                | V <sub>CC</sub> = 3.6 V,          | $V_O = 0$ to 5.5 V,<br>$V_I = 0$ ,                       | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND |       |            | ±1    | μΑ |
| I <sub>off</sub>                                                                                           |                | V <sub>CC</sub> = 0,              | $V_O = 0$ to 5.5 V,                                      | V <sub>I</sub> = 0                                      |       |            | 1     | μA |
| I <sub>CC</sub>                                                                                            |                | V <sub>CC</sub> = 3.6 V,          | I <sub>I/O</sub> = 0,<br>Switch ON or OFF,               | V <sub>IN</sub> = V <sub>CC</sub> or GND                | (     | 0.25       | 0.7   | mA |
| Δ I <sub>CC</sub> (4)                                                                                      | Control inputs | V <sub>CC</sub> = 3.6 V, One inpu | ut at 3 V, Other inputs at \                             | / <sub>CC</sub> or GND                                  |       |            | 25    | μΑ |
| Per control input   V <sub>CC</sub> = 3.6 V, A and B ports open, Control input switching at 50% duty cycle |                |                                   | 0.                                                       | .040                                                    | 0.045 | mA/<br>MHz |       |    |
| C <sub>in</sub>                                                                                            | Control inputs | V <sub>CC</sub> = 3.3 V,          | V <sub>IN</sub> = 5.5 V, 3.3 V, or 0                     |                                                         |       | 2.5        | 3.5   | pF |
| C <sub>io(OFF)</sub>                                                                                       |                | V <sub>CC</sub> = 3.3 V,          | Switch OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND, | V <sub>I/O</sub> = 5.5 V, 3.3 V, or 0                   |       | 3.5        | 5     | pF |
| C <sub>io(ON)</sub>                                                                                        |                | V <sub>CC</sub> = 3.3 V,          | Switch ON, $V_{IN} = V_{CC}$ or GND,                     | $V_{I/O}$ = 5.5 V, 3.3 V, or 0                          |       | 8          | 10.5  | pF |
|                                                                                                            |                | V <sub>CC</sub> = 2.3 V,          | V <sub>I</sub> = 0, I <sub>O</sub> = 30 mA               |                                                         |       | 3          | 8     |    |
| r <sub>on</sub> <sup>(6)</sup>                                                                             |                | TYP at V <sub>CC</sub> = 2.5 V    | V <sub>I</sub> = 1.7 V, I <sub>O</sub> = -15 mA          |                                                         |       | 3.5        | 9     | 0  |
| on ''                                                                                                      |                | V <sub>CC</sub> = 3 V             | V <sub>I</sub> = 0, I <sub>O</sub> = 30 mA               |                                                         |       | 3          | 6     | Ω  |
|                                                                                                            |                | vcc - 3 v                         | V <sub>I</sub> = 2.4 V, I <sub>O</sub> = -15 mA          |                                                         |       | 3.5        | 8     |    |

- $V_{IN}$  and  $I_{IN}$  refer to control inputs.  $V_I$ ,  $V_O$ ,  $I_I$ , and  $I_O$  refer to data pins. All typical values are at  $V_{CC}$  = 3.3 V (unless otherwise noted),  $T_A$  = 25°C. (2)
- For I/O ports, the parameter I<sub>OZ</sub> includes the input leakage current.
- This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. (4)
- This parameter specifies the dynamic power-supply current associated with the operating frequency of a single control input (see 🗵 (5)
- Measured by the voltage drop between the A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



# 6.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see 🛭 7-1)

| PARAMETER                      | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>cc</sub>                 | MIN | MAX  | UNIT    |
|--------------------------------|-----------------|----------------|---------------------------------|-----|------|---------|
| f <sub>OE</sub> <sup>(1)</sup> | OE              | A or B  B or A | V <sub>CC</sub> = 2.5 V ± 0.2 V |     | 10   | MHz     |
| OE                             | OL              |                | V <sub>CC</sub> = 3.3 V ± 0.3 V |     | 20   | IVII IZ |
| t <sub>pd</sub> (2)            | A or B          |                | V <sub>CC</sub> = 2.5 V ± 0.2 V |     | 0.09 | ns      |
| pd \ /                         | AOIB            |                | V <sub>CC</sub> = 3.3 V ± 0.3 V |     | 0.15 | 1115    |
| +                              | OF              | OF A ST B      | V <sub>CC</sub> = 2.5 V ± 0.2 V | 1   | 5    | no      |
| t <sub>en</sub>                | OE A or B       | AOIB           | V <sub>CC</sub> = 3.3 V ± 0.3 V | 1   | 4.5  | ns      |
| +                              | OE              | A or B         | V <sub>CC</sub> = 2.5 V ± 0.2 V | 1   | 4.5  | no      |
| t <sub>dis</sub>               | OE .            | AUID           | V <sub>CC</sub> = 3.3 V ± 0.3 V | 1   | 5    | ns      |

- (1) Maximum switching frequency for control input (V<sub>O</sub> > V<sub>CC</sub>, V<sub>I</sub> = 5 V, R<sub>L</sub> ≥ 1 MΩ, C<sub>L</sub> = 0).
   (2) The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

# **6.7 Typical Characteristics**



图 6-1. Typical r<sub>on</sub> vs V<sub>I</sub>

# 7 Parameter Measurement Information



| TEST                               | V <sub>CC</sub>                                                                                       | S1                                                                                  | R <sub>L</sub>               | VI                                               | CL             | $V_{\Delta}$    |
|------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------------------------------|--------------------------------------------------|----------------|-----------------|
| t <sub>pd(s)</sub>                 | 2.5 V ± 0.2 V<br>3.3 V ± 0.3 V                                                                        | Open<br>Open                                                                        | <b>500</b> Ω <b>500</b> Ω    | V <sub>CC</sub> or GND<br>V <sub>CC</sub> or GND | 30 pF<br>50 pF |                 |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | $\begin{array}{c} 2 \times \mathbf{V_{CC}} \\ 2 \times \mathbf{V_{CC}} \end{array}$ | <b>500</b> Ω<br><b>500</b> Ω | GND<br>GND                                       | 30 pF<br>50 pF | 0.15 V<br>0.3 V |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | GND<br>GND                                                                          | <b>500</b> Ω <b>500</b> Ω    | V <sub>CC</sub>                                  | 30 pF<br>50 pF | 0.15 V<br>0.3 V |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_O = 50 \Omega$ ,  $t_r \leq$  2.5 ns,  $t_f \leq$  2.5 ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>.
- G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd(s)</sub>. The t<sub>pd</sub> propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).
- H. All parameters and waveforms are not applicable to all devices.

#### 图 7-1. Test Circuit and Voltage Waveforms

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

# **8 Detailed Description**

#### 8.1 Overview

The SN74CB3Q3305 device is organized as two 1-bit switches with separate output-enable (1OE and 2OE) inputs. It can be used as two 1-bit bus switches or as one 2-bit bus switch. When OE is high, the associated 1-bit bus switch is ON and the A port is connected to the B port, allowing bidirectional data flow between ports. When OE is low, the associated 1-bit bus switch is OFF and a high-impedance state exists between the A and B ports.

#### 8.2 Functional Block Diagram



图 8-1. Logic Diagram (Positive Logic)

#### 8.3 Feature Description

The device supports High-Bandwidth data path up to 500 MHz. The I/O ports are 5 V tolerant when powered up or powered down due to  $I_{OFF}$ . The charge pump creates low and flat ON-state resistance characteristics over the whole operating temperature range.

Switching input voltage beyond the supply is supported on data I/O ports: 0 V to 5 V with 3.3 V  $V_{CC}$  or 0 V to 3.3 V with 2.5 V  $V_{CC}$ .

The data flow is bidirectional with near-zero propagation delay. Reduced input/output capacitance for higher speed applications. OE can be toggled at the high speeds of 20 MHz for fast switching applications.

#### 8.4 Device Functional Modes

表 8-1 lists the functional modes of the SN74CB3Q3305.

表 8-1. Function Table (Each Bus Switch)

| INPUT<br>OE | INPUT/OUTPUT | FUNCTION        |
|-------------|--------------|-----------------|
| Н           | В            | A port = B port |
| L           | Z            | Disconnect      |

Submit Document Feedback

# 9 Application and Implementation

#### Note

以下应用部分中的信息不属于 TI 器件规格的范围, TI 不担保其准确性和完整性。TI 的客户应负责确定器件是否适用于其应用。客户应验证并测试其设计,以确保系统功能。

# 9.1 Application Information

 $\[ \]$  9-1 shows that the SN74CB3Q3305 can be used as bidirectional switch. The controller operates at 5 V and the peripheral can accept 5 V. Even with a  $V_{CC}$  of 3 V on the SN74CB3Q3305, the two ports can be connected to pass the 5 V signal. The controller uses the OE pin control the switch. This is a very generic example and could apply to many situations. For applications that require only 1 bit (for example, one channel), tie the unused OE low and tie the unused ports A and B to either high or low (not shown).

# 9.2 Typical Application



图 9-1. Typical Application of the SN74CB3Q3305

#### 9.2.1 Design Requirements

- 1. Recommended Input Conditions:
  - For specified high and low levels, see V<sub>IH</sub> and V<sub>II</sub> in 节 6.3.
  - Inputs and outputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Absolute Maximum Conditions:
  - I/O currents should not exceed ±64 mA per channel.
  - Continuos current through GND or V<sub>CC</sub> should not exceed ±100 mA.
- 3. Frequency Selection Criterion:
  - Maximum frequency tested is 500 MHz.
  - Added trace resistance/capacitance can reduce maximum frequency capability; use layout practices as directed in 节 11.

#### 9.2.2 Detailed Design Procedure

The 0.1 µF capacitor should be placed as close as possible to the device.

Copyright © 2021 Texas Instruments Incorporated

#### 9.2.3 Application Curve



图 9-2. Typical I<sub>CC</sub> vs OE Switching Frequency

# 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating listed in % 6.1 table.

Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1  $\mu$ F bypass capacitor is recommended. If multiple pins are labeled  $V_{CC}$ , then a 0.01  $\mu$ F or 0.022  $\mu$ F capacitor is recommended for each  $V_{CC}$  because the  $V_{CC}$  pins are tied together internally. For devices with dual-supply pins operating at different voltages, for example  $V_{CC}$  and  $V_{DD}$ , a 0.1  $\mu$ F bypass capacitor is recommended for each supply pin. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

### 11 Layout

# 11.1 Layout Guidelines

Reflections and matching are closely related to the loop antenna theory but are different enough to be discussed separately from the theory. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self – inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. 

11-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

# 11.2 Layout Example



图 11-1. Trace Example

# 12 Device and Documentation Support

# 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, CBT-C, CB3T, and CB3Q Signal-Switch Families application report
- Texas Instruments, Implications of Slow or Floating CMOS Inputs application report
- Texas Instruments, Selecting the Right Texas Instruments Signal Switch application report

#### 12.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

# 12.3 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

所有商标均为其各自所有者的财产。

# 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 12.6 术语表

TI术语表本术语表列出并解释了术语、首字母缩略词和定义。

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2021 Texas Instruments Incorporated

# 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com 3-May-2025

#### PACKAGING INFORMATION

| Orderable          | Status   | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|--------------------|----------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
| part number        | (1)      | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                    |          |               |                 |                       |      | (4)           | (5)                |              |              |
| 74CB3Q3305DCURG4   | Active   | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | GARR         |
| SN74CB3Q3305DCUR   | Active   | Production    | VSSOP (DCU)   8 | 3000   LARGE T&R      | Yes  | NIPDAU   SN   | Level-1-260C-UNLIM | -40 to 85    | (GARQ, GARR) |
| SN74CB3Q3305PW     | Obsolete | Production    | TSSOP (PW)   8  | -                     | -    | Call TI       | Call TI            | -40 to 85    | BU305        |
| SN74CB3Q3305PWR    | Active   | Production    | TSSOP (PW)   8  | 2000   LARGE T&R      | Yes  | NIPDAU   SN   | Level-1-260C-UNLIM | -40 to 85    | BU305        |
| \$N74CB3Q3305PWRG4 | Active   | Production    | TSSOP (PW)   8  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | BU305        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

www.ti.com 14-Dec-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74CB3Q3305DCURG4  | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74CB3Q3305DCUR  | VSSOP           | DCU                | 8 | 3000 | 178.0                    | 9.0                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74CB3Q3305PWR   | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74CB3Q3305PWRG4 | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 14-Dec-2024



#### \*All dimensions are nominal

| 7 till dillitoriolorio di o riorimidi |              |                 |      |      |             |            |             |
|---------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                                | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| 74CB3Q3305DCURG4                      | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |
| SN74CB3Q3305DCUR                      | VSSOP        | DCU             | 8    | 3000 | 180.0       | 180.0      | 18.0        |
| SN74CB3Q3305PWR                       | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |
| SN74CB3Q3305PWRG4                     | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |





#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-187 variation CA.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司