











# **SN65HVD72, SN65HVD75, SN65HVD78**

ZHCS823H -MARCH 2012-REVISED MARCH 2019

# 具有 IEC ESD 保护的 SN65HVD7x 3.3V 电源 RS-485

# 1 特性

- 可提供小尺寸的 VSSOP 和 SOIC 封装, 前者可节 省电路板上的空间, 后者可实现普遍兼容性
- 总线 I/O 保护
  - >±15kV 人体模型 (HBM) 保护
  - >±12kV IEC 61000-4-2 接触放电
  - >±4kV IEC 61000-4-4 快速瞬态突发
- 扩展的工业温度范围 -40°C 至 125°C
- 用于噪声抑制的较大接收器滞后 (80mV)
- 低单元负载可实现超过 200 个节点的连接
- 低功耗
  - 低待机电源电流: < 2μA
  - 运行期间 I<sub>CC</sub> 静态电流 < 1mA
- 与 3.3V 或 5V 控制器兼容的 5V 耐压逻辑输入
- 针对以下信号传输速率进行了优化: 250kbps,20Mbps,50Mbps
- 无干扰加电和断电总线输入和输出

# 2 应用

- 工厂自动化
- 电信基础设施
- 运动控制

# 3 说明

这些器件具有稳健耐用的 3.3V 驱动器和接收器,并且 采用小型封装,可满足工业应用 应用。这些总线引脚 可耐受 ESD 事件,具有对于人体放电模型和 IEC 接触 放电规范的高级别保护。

其中每一款器件都配有一个差分驱动器和一个差分接收器。这两个器件由 3.3V 单电源供电。驱动器差分输出和接收器差分输入在内部连接,构成一个适用于半双工(两线制总线)通信的总线端口。这些器件具备宽共模电压范围,因此适用于长线缆上的 应用 长线缆。这些器件额定运行温度范围为 -40°C 至 125°C。

## 器件信息(1)

| 器件型号      | 封装        | 封装尺寸(标称值)       |
|-----------|-----------|-----------------|
| SN65HVD72 | SOIC (8)  | 4.91mm × 3.90mm |
| SN65HVD75 | VSSOP (8) | 2.00mm 2.00mm   |
| SN65HVD78 | VSON (8)  | 3.00mm × 3.00mm |

(1) 要了解所有可用封装,请参见数据表末尾的可订购产品附录。





Copyright © 2016, Texas Instruments Incorporated



| $\neg$ | $\rightarrow$ |
|--------|---------------|
| -      | ملب           |
| _      |               |

| 1 | 特性 1                                           | 9  | Detailed Description           | 15             |
|---|------------------------------------------------|----|--------------------------------|----------------|
| 2 | 应用 1                                           |    | 9.1 Overview                   |                |
| 3 | 说明1                                            |    | 9.2 Functional Block Diagram   | 15             |
| 4 | 修订历史记录 2                                       |    | 9.3 Feature Description        | 15             |
| 5 | Device Comparison Table 4                      |    | 9.4 Device Functional Modes    | 15             |
| 6 | Pin Configuration and Functions 4              | 10 | Application and Implementation | 17             |
| _ | _                                              |    | 10.1 Application Information   | 17             |
| 7 | Specifications                                 |    | 10.2 Typical Application       | 18             |
|   | 7.1 Absolute Maximum Ratings                   | 11 | Power Supply Recommendations   | 2 <sup>4</sup> |
|   | 7.2 ESD Ratings                                | 12 | Layout                         |                |
|   | 7.3 Recommended Operating Conditions           |    | 12.1 Layout Guidelines         |                |
|   | 7.5 Electrical Characteristics                 |    | 12.2 Layout Example            |                |
|   | 7.6 Power Dissipation                          | 13 | 器件和文档支持                        |                |
|   | 7.7 Switching Characteristics: 250 kbps Device |    | 13.1 器件支持                      |                |
|   | (SN65HVD72) Bit Time ≥ 4 µs                    |    | 13.2 文档支持                      |                |
|   | 7.8 Switching Characteristics: 20 Mbps Device  |    | 13.3 相关链接                      |                |
|   | (SN65HVD75) Bit Time ≥50 ns8                   |    | 13.4 社区资源                      |                |
|   | 7.9 Switching Characteristics: 50 Mbps Device  |    | 13.5 商标                        |                |
|   | (SN65HVD78) Bit Time ≥20 ns                    |    | 13.6 静电放电警告                    |                |
|   | 7.10 Typical Characteristics 9                 |    | 13.7 术语表                       |                |
| 8 | Parameter Measurement Information 11           | 14 | 机械、封装和可订购信息                    |                |

# 4 修订历史记录

注: 之前版本的页码可能与当前版本有所不同。

| Changes from Revision G (Januarly 2019) to Revision H                                                                                                     | Page            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Changed the Pin Configuration images                                                                                                                      | 4               |
| • Changed Supply voltage, V <sub>CC</sub> MAX value From = 3.6 V To: 5 V in the Absolute Maximum Ratings tal                                              | ble 5           |
| Deleted "or R pin" for V <sub>CC</sub> in the Absolute Maximum Ratings                                                                                    | 5               |
| Added reliability note to V <sub>CC</sub> in the Recommended Operating Conditions table                                                                   | 5               |
| Changes from Revision F (December 2016) to Revision G                                                                                                     | Page            |
| Changed From: Supply voltage, V <sub>CC</sub> MAX value = 5.5 V To: Supply voltage, V <sub>CC</sub> or R pin MAX value     Absolute Maximum Ratings table |                 |
| • Changed From: Input voltage at any logic pin To: Voltage at D, DE, or RE in the Absolute Maximum                                                        | Ratings table 5 |
| Changes from Revision E (September 2016) to Revision F                                                                                                    | Page            |
| Changed pin A From: 7 To: 6, and pin B From: 6 To: 7 in Figure 26                                                                                         | 22              |
| Changes from Revision D (July 2015) to Revision E                                                                                                         | Page            |
| • 添加了新特性:无干扰加电和断电总线输入和输出                                                                                                                                  | 1               |



| Cł                                           | nanges from Revision C (September 2013) to Revision D                                                                                                                             | Page |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •                                            | 已添加 引脚配置和功能 部分、ESD 额定值 表、特性 说明 部分、器件功能模式、应用和实施 部分、电源相关建议 部分、布局 部分、器件和文档支持 部分以及机械、封装和可订购信息部分                                                                                       |      |
| Cr                                           | nanges from Revision B (June 2012) to Revision C                                                                                                                                  | Page |
| •                                            | 删除了特性: > ±12kV IEC61000-4-2 空气间隙放电                                                                                                                                                | 1    |
| •                                            | Added Footnote 2 to the Absolute Maximum Ratings table                                                                                                                            | 5    |
| •                                            | Changed the Switching Characteristics conditions statement From: 250 kbps devices (SN65HVD70, 71, 72) bit time $> 4 \mu s$ To: 250 kbps device (SN65HVD72) bit time $\ge 4 \mu s$ | 7    |
| •                                            | Changed the Switching Characteristics conditions statement From: 250 kbps devices (SN65HVD73, 74, 75) bit time > 50 ns To: 250 kbps device (SN65HVD75) bit time ≥ 50 ns           | 8    |
| •                                            | Changed the Switching Characteristics conditions statement From: 250 kbps devices (SN65HVD76, 77, 78)bit time > 20 ns To: 250 kbps device (SN65HVD78) bit time ≥ 20 ns            | 8    |
| •                                            | Added note : $R_L$ = 54 $\Omega$ to Figure 6, Figure 7, and Figure 8                                                                                                              | 9    |
| •                                            | Added the DGK package to the SN65HVD72, 75, 78 Logic Diagram                                                                                                                      | 15   |
| •                                            | Replaced the LOW-POWER STANDBY MODE section                                                                                                                                       | 19   |
| •                                            | Added text to the Transient Protection section                                                                                                                                    | 20   |
| Cr                                           | nanges from Revision A (May 2012) to Revision B                                                                                                                                   | Page |
| •                                            | Added the SON-8 package and Nodes column to Device Comparison Table,                                                                                                              |      |
| •                                            | Changed the Voltage range at A or B Inputs MIN value From: –8 V To: –13 V in the Absolute Maximum Ratings table                                                                   |      |
| •                                            | Added footnote for free-air temperature to the Recommended Operating Conditions table                                                                                             | 5    |
| •                                            | Changed the Bus input current (disabled driver) TYP values for HVD78 $V_1$ = 12 V From: 150 To: 240 and $V_1$ = -7 V From: -120 To: -180                                          | 7    |
| •                                            | Changed, Thermal Information                                                                                                                                                      | 7    |
| •                                            | Changed, Thermal Characteristics                                                                                                                                                  |      |
| •                                            | Added TYP values to the Switching Characteristics table                                                                                                                           |      |
| •                                            | Added TYP values to the Switching Characteristics table                                                                                                                           |      |
| •                                            | Changed the SN65HVD72, 75, 78 Logic Diagram                                                                                                                                       |      |
| <u>.                                    </u> | Added section: LOW-POWER STANDBY MODE                                                                                                                                             | 19   |
| Ch                                           | nanges from Original (March 2012) to Revision A                                                                                                                                   | Page |
| •                                            | Added VALUEs to the Thermal Characteristics table in the DEVICE INFORMATION section.                                                                                              | 7    |
| •                                            | Changed the Switching Characteristics condition statement From: 15 kbps devices (SN65HVD73, 74, 75) bit time > 65 ns To: 20 Mbps devices (SN65HVD73, 74, 75) bit time > 50 ns     | 8    |
| •                                            | Changed the Switching Characteristics condition statement From: 50 kbps devices (SN65HVD76, 77, 78) bit time > 20 ns To: 50 Mbps devices (SN65HVD76, 77, 78) bit time > 20 ns     | 8    |
| •                                            | Added Figure 4 to Typical Characteristics.                                                                                                                                        | 9    |
| •                                            | Added Figure 5 to Typical Characteristics.                                                                                                                                        | 9    |
| •                                            | Added Figure 6 to Typical Characteristics.                                                                                                                                        | 9    |
| •                                            | Added Figure 7 to Typical Characteristics.                                                                                                                                        | 9    |
| •                                            | Added Figure 8 to Typical Characteristics.                                                                                                                                        |      |
| •                                            | Added Figure 9 to Typical Characteristics.                                                                                                                                        | 9    |
| •                                            | Added Application Information section to data sheet.                                                                                                                              | 17   |



# 5 Device Comparison Table

| PART NUMBER | SIGNALING RATE | NODES | DUPLEX | ENABLES |
|-------------|----------------|-------|--------|---------|
| SN65HVD72   | Up to 250 kbps | 242   |        |         |
| SN65HVD75   | Up to 20 Mbps  | 213   | Half   | DE, RE  |
| SN65HVD78   | Up to 50 Mbps  | 96    |        |         |

# 6 Pin Configuration and Functions





# DRB Package 8-Pin VSON Top View



# **Pin Functions**

| PIN NAME NUMBER           |                                                                | TYPE                | DESCRIPTION                                          |  |
|---------------------------|----------------------------------------------------------------|---------------------|------------------------------------------------------|--|
|                           |                                                                | ITPE                | DESCRIPTION                                          |  |
| Α                         | 6                                                              | Bus I/O             | Driver output or receiver input (complementary to B) |  |
| В                         | 7 Bus I/O Driver output or receiver input (complementary to A) |                     | Driver output or receiver input (complementary to A) |  |
| D                         | 4                                                              | Digital input       | ut Driver data input                                 |  |
| DE                        | 3                                                              | Digital input       | Active-high driver enable                            |  |
| GND 5 Reference potential |                                                                | Reference potential | Local device ground                                  |  |
| R 1 Digital output        |                                                                | Digital output      | Receive data output                                  |  |
| RE                        | RE 2 Digital input Active-low receiver enable                  |                     | Active-low receiver enable                           |  |
| V <sub>CC</sub>           | 8                                                              | Supply              | 3-V to 3.6-V supply                                  |  |



# 7 Specifications

# 7.1 Absolute Maximum Ratings

over recommended operating range (unless otherwise specified) (1)

|                                                               | MIN       | MAX         | UNIT |
|---------------------------------------------------------------|-----------|-------------|------|
| Supply voltage, V <sub>CC</sub>                               | -0.5      | 5           |      |
| Voltage at A or B inputs                                      | -13       | 16.5        | .,   |
| Voltage at D, DE, or RE                                       | -0.3      | 5.7         | V    |
| Voltage input, transient pulse, A and B, through 100 $\Omega$ | -100      | 100         |      |
| Receiver output current                                       | -24       | 24          | mA   |
| Junction temperature, T <sub>J</sub>                          |           | 170         | °C   |
| Continuous total power dissipation                            | See Power | Dissipation |      |
| Storage temperature, T <sub>stg</sub>                         | -65       | 150         | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|                    |                                                                                                                                                                                                                                                                                                                  |                                                                                                         | VALUE  | UNIT |
|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--------|------|
|                    |                                                                                                                                                                                                                                                                                                                  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)                                        | ±8000  |      |
|                    | Charged device model (CDM), per JEDEC specification JESD22-C101 or ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> JEDEC Standard 22, Test Method A115 (Machine Model), all pins  IEC 61000-4-2 ESD (Air-Gap Discharge), bus pins and GND <sup>(3)</sup> IEC 61000-4-2 ESD (Contact Discharge), bus pins and GND | Charged device model (CDM), per JEDEC specification JESD22-C101 or ANSI/ESDA/JEDEC JS-002, all pins (2) | ±1500  |      |
|                    |                                                                                                                                                                                                                                                                                                                  | JEDEC Standard 22, Test Method A115 (Machine Model), all pins                                           | ±300   |      |
| V <sub>(ESD)</sub> |                                                                                                                                                                                                                                                                                                                  | IEC 61000-4-2 ESD (Air-Gap Discharge), bus pins and GND (3)                                             | ±12000 | V    |
|                    |                                                                                                                                                                                                                                                                                                                  | ±12000                                                                                                  |        |      |
|                    |                                                                                                                                                                                                                                                                                                                  | IEC 61000-4-4 EFT (Fast transient or burst) bus pins and GND                                            | ±4000  |      |
|                    |                                                                                                                                                                                                                                                                                                                  | IEC 60749-26 ESD (Human Body Model), bus pins and GND                                                   | ±15000 |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
- (3) By inference from contact discharge results, see *Application and Implementation*.

# 7.3 Recommended Operating Conditions

|                                |                                                                              |                                                                  | MIN | NOM | MAX      | UNIT |
|--------------------------------|------------------------------------------------------------------------------|------------------------------------------------------------------|-----|-----|----------|------|
| V <sub>CC</sub> <sup>(1)</sup> | Supply voltage                                                               |                                                                  | 3   | 3.3 | 3.6      | V    |
| VI                             | Input voltage at any bus terminal (separately or common mode) <sup>(2)</sup> |                                                                  | -7  |     | 12       | V    |
| $V_{IH}$                       | High-level input vol                                                         | tage (driver, driver enable, and receiver enable inputs)         | 2   |     | $V_{CC}$ | V    |
| $V_{IL}$                       | Low-level input volt                                                         | age (driver, driver enable, and receiver enable inputs)          | 0   |     | 0.8      | V    |
| $V_{ID}$                       | Differential input vo                                                        | Itage                                                            | -12 |     | 12       | V    |
| Io                             | Output current, driver                                                       |                                                                  | -60 |     | 60       | mA   |
| Io                             | Output current, receiver                                                     |                                                                  | -8  |     | 8        | mA   |
| $R_L$                          | Differential load res                                                        | Differential load resistance                                     |     | 60  |          | Ω    |
| $C_L$                          | Differential load cap                                                        | pacitance                                                        |     | 50  |          | pF   |
|                                |                                                                              | SN65HVD72                                                        |     |     | 250      | kbps |
| 1/t <sub>UI</sub>              | Signaling rate                                                               | SN65HVD75                                                        |     |     | 20       | Mbps |
|                                |                                                                              | SN65HVD78                                                        |     |     | 50       | Mbps |
| T <sub>A</sub> <sup>(3)</sup>  | Operating free-air to                                                        | Operating free-air temperature (See <i>Thermal Information</i> ) |     |     | 125      | °C   |
| $T_{J}$                        | Junction temperatu                                                           | re                                                               | -40 |     | 150      | °C   |

<sup>(1)</sup> Exposure to conditions beyond the recommended operation maximum for extended periods may affect device reliability.

<sup>(2)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this data sheet.

<sup>(3)</sup> Operation is specified for internal (junction) temperatures up to 150°C. Self-heating due to internal power dissipation should be considered for each application. Maximum junction temperature is internally limited by the thermal shutdown (TSD) circuit which disables the driver outputs when the junction temperature reaches 170°C.



#### 7.4 Thermal Information

|                      |                                              | SN65HVD | SN65HVD72, SN65HVD75, SN65HVD78                               |      |      |  |  |  |
|----------------------|----------------------------------------------|---------|---------------------------------------------------------------|------|------|--|--|--|
|                      | THERMAL METRIC <sup>(1)</sup>                |         | THERMAL METRIC <sup>(1)</sup> D (SOIC) DGK (VSSOP) DRB (VSON) |      |      |  |  |  |
|                      |                                              |         | 8 PINS                                                        |      |      |  |  |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 110.7   | 168.7                                                         | 40   | °C/W |  |  |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 54.7    | 62.2                                                          | 49.6 | °C/W |  |  |  |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | _       | _                                                             | 3.9  | °C/W |  |  |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 51.3    | 89.5                                                          | 15.5 | °C/W |  |  |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 9.2     | 7.4                                                           | 0.6  | °C/W |  |  |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 50.7    | 87.9                                                          | 15.7 | °C/W |  |  |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 7.5 Electrical Characteristics

over recommended operating range (unless otherwise specified)

| PARAMETER           |                                                                                                 | TEST CONDITIONS                                                                              |                  | MIN                | TYP                   | MAX     | UNIT |
|---------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------------------|--------------------|-----------------------|---------|------|
|                     |                                                                                                 | $R_L$ = 60 Ω, 375 Ω on each output to<br>-7 V to 12 V                                        | See<br>Figure 10 | 1.5                | 2                     |         |      |
| V <sub>OD</sub>     | Driver differential output voltage magnitude                                                    | R <sub>L</sub> = 54 Ω (RS-485)                                                               |                  | 1.5                | 2                     |         | V    |
|                     | voltago magnitado                                                                               | $R_L = 100 \Omega \text{ (RS-422)}, T_J \ge 0^{\circ}\text{C}$<br>$V_{CC} \ge 3.2 \text{ V}$ |                  | 2                  | 2.5                   |         |      |
| $\Delta  V_{OD} $   | Change in magnitude of driver differential output voltage                                       | $R_L = 54 \Omega, C_L = 50 pF$                                                               |                  | -50                | 0                     | 50      | mV   |
| V <sub>OC(SS)</sub> | Steady-state common-<br>mode output voltage                                                     | Center of two 27-Ω load resistors                                                            | See<br>Figure 11 | 1                  | V <sub>CC</sub> /2    | 3       | V    |
| ΔV <sub>OC</sub>    | Change in differential driver output common-mode voltage                                        | Center of two 27-Ω load resistors                                                            |                  | -50                | 0                     | 50      | mV   |
| V <sub>OC(PP)</sub> | Peak-to-peak driver common-mode output voltage                                                  | Center of two 27-Ω load resistors                                                            |                  |                    | 200                   |         | mV   |
| C <sub>OD</sub>     | Differential output capacitance                                                                 |                                                                                              |                  |                    | 15                    |         | pF   |
| V <sub>IT+</sub>    | Positive-going receiver differential input voltage threshold                                    |                                                                                              |                  | See <sup>(1)</sup> | -70                   | -20     | mV   |
| V <sub>IT-</sub>    | Negative-going receiver differential input voltage threshold                                    |                                                                                              |                  | -200               | -150                  | See (1) | mV   |
| V <sub>HYS</sub>    | Receiver differential input voltage threshold hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                                                              |                  | 50                 | 80                    |         | mV   |
| V <sub>OH</sub>     | Receiver high-level output voltage                                                              | $I_{OH} = -8 \text{ mA}$                                                                     |                  | 2.4                | V <sub>CC</sub> - 0.3 |         | V    |
| V <sub>OL</sub>     | Receiver low-level output voltage                                                               | I <sub>OL</sub> = 8 mA                                                                       |                  |                    | 0.2                   | 0.4     | V    |
| I <sub>I</sub>      | Driver input, driver enable, and receiver enable input current                                  |                                                                                              |                  | -2                 |                       | 2       | μΑ   |
| I <sub>OZ</sub>     | Receiver output high-<br>impedance current                                                      | $V_O = 0 \text{ V or } V_{CC}, \overline{RE} \text{ at } V_{CC}$                             |                  | -1                 |                       | 1       | μΑ   |
| I <sub>OS</sub>     | Driver short-circuit output current                                                             |                                                                                              |                  | -160               |                       | 160     | mA   |

<sup>(1)</sup> Under any specific conditions,  $V_{\text{IT+}}$  is assured to be at least  $V_{\text{HYS}}$  higher than  $V_{\text{IT-}}$ .



# **Electrical Characteristics (continued)**

over recommended operating range (unless otherwise specified)

|                  | PARAMETER                             | TEST (                                            | CONDITIONS                                            |                       | MIN  | TYP  | MAX | UNIT |
|------------------|---------------------------------------|---------------------------------------------------|-------------------------------------------------------|-----------------------|------|------|-----|------|
|                  |                                       |                                                   | SN65HVD72                                             | V <sub>I</sub> = 12 V |      | 75   | 150 |      |
|                  | Bus input current                     | $V_{CC}$ = 3 to 3.6 V or $V_{CC}$ = 0 V DE at 0 V | SN65HVD75                                             | $V_I = -7 V$          | -100 | -40  |     |      |
| 11               | (disabled driver)                     |                                                   | SN65HVD78                                             | V <sub>I</sub> = 12 V |      | 240  | 333 | μΑ   |
|                  |                                       |                                                   | SNOSHVD76                                             | $V_I = -7 V$          | -267 | -180 |     |      |
|                  |                                       | Driver and receiver enabled                       | $DE = V_{CC}, \overline{RE} = GND$<br>No load         |                       |      | 750  | 950 |      |
|                  | Supply current                        | Driver enabled, receiver disabled                 | $DE = V_{CC}, \overline{RE} = V_{CC}$<br>No load      |                       |      | 300  | 500 |      |
| I <sub>CC</sub>  | (quiescent)                           | Driver disabled, receiver enabled                 | DE = GND, RE = GND<br>No load                         |                       |      | 600  | 800 | μΑ   |
|                  |                                       | Driver and receiver disabled                      | $\frac{DE}{RE} = GND, D$<br>RE = V <sub>CC</sub> , No | = open<br>load        | 0.1  | 0.1  | 2   |      |
|                  | Supply current (dynamic)              | See Typical Characte                              | ristics                                               |                       |      |      |     |      |
| T <sub>TSD</sub> | Thermal shutdown junction temperature |                                                   |                                                       |                       | 170  |      | °C  |      |

# 7.6 Power Dissipation

|    | PARAMETER                                                                           |              | TEST CO                            | VALUE     | UNIT |    |
|----|-------------------------------------------------------------------------------------|--------------|------------------------------------|-----------|------|----|
|    |                                                                                     |              | $R_L = 300 \Omega$                 | SN65HVD72 | 120  |    |
|    | Power Dissipation                                                                   | Unterminated | $C_{L} = 50 \text{ pF}$            | SN65HVD75 | 160  | mW |
|    | driver and receiver enabled,<br>$V_{CC} = 3.6 \text{ V}, T_J = 150^{\circ}\text{C}$ |              | (driver)                           | SN65HVD78 | 200  |    |
|    |                                                                                     | RS-422 load  | R <sub>L</sub> = 100 Ω             | SN65HVD72 | 155  |    |
| PD | 50% duty cycle square-wave signal at signaling rate:                                |              | C <sub>L</sub> = 50 pF<br>(driver) | SN65HVD75 | 195  | mW |
|    | <ul> <li>SN65HVD72 at 250 kbps</li> </ul>                                           |              |                                    | SN65HVD78 | 230  |    |
|    | SN65HVD75 at 20 Mbps     SN65HVD75 at 50 Mbps                                       |              | $R_L = 54 \Omega$                  | SN65HVD72 | 190  |    |
|    | SN65HVD78 at 50 Mbps                                                                | RS-485 load  | $C_{L} = 50 \text{ pF}$            | SN65HVD75 | 230  | mW |
|    |                                                                                     |              | (driver)                           | SN65HVD78 | 260  |    |

# 7.7 Switching Characteristics: 250 kbps Device (SN65HVD72) Bit Time $\geq$ 4 $\mu$ s

over recommended operating conditions

|                                     | PARAMETER                                                 | TEST CO                | NDITIONS                       | MIN | TYP | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------|------------------------|--------------------------------|-----|-----|-----|------|
| DRIVER                              |                                                           |                        | *                              |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>     | Driver differential output rise or fall time              | R <sub>I</sub> = 54 Ω  |                                | 0.3 | 0.7 | 1.2 | μs   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay                                  | $C_L = 50 \text{ pF}$  | See Figure 12                  |     | 0.7 | 1   | μs   |
| t <sub>SK(P)</sub>                  | Driver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>   |                        |                                |     |     | 0.2 | μs   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Driver disable time                                       |                        |                                |     | 0.1 | 0.4 | μs   |
|                                     | Driver enable time                                        | Receiver enabled       | See Figure 13<br>and Figure 14 |     | 0.5 | 1   |      |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time                                        | Receiver disabled      | and rigure 14                  |     | 3   | 9   | μs   |
| RECEIVER                            |                                                           |                        |                                |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>     | Receiver output rise or fall time                         |                        |                                |     | 12  | 30  | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Receiver propagation delay time                           | C <sub>L</sub> = 15 pF | See Figure 15                  |     | 75  | 100 | ns   |
| t <sub>SK(P)</sub>                  | Receiver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                        |                                |     | 3   | 15  | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Receiver disable time                                     |                        |                                |     | 40  | 100 | ns   |
| $t_{PZL(1)}, t_{PZH(1)},$           | Danibar arabla tima                                       | Driver enabled         | See Figure 16                  |     | 20  | 50  | ns   |
| $t_{PZL(2)}, t_{PZH(2)}$            | Receiver enable time                                      | Driver disabled        | See Figure 17                  |     | 3   | 8   | μs   |



# 7.8 Switching Characteristics: 20 Mbps Device (SN65HVD75) Bit Time ≥50 ns

over recommended operating conditions

|                                     | PARAMETER                                                 | TEST CO                | NDITIONS                       | MIN | TYP | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------|------------------------|--------------------------------|-----|-----|-----|------|
| DRIVER                              |                                                           |                        | ·                              |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>     | Driver differential output rise or fall time              | time                   |                                | 2   | 7   | 14  | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay                                  | $C_L = 50 \text{ pF}$  | See Figure 12                  | 7   | 11  | 17  | ns   |
| t <sub>SK(P)</sub>                  | Driver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>   |                        |                                |     | 0   | 2   | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Driver disable time                                       |                        |                                |     | 12  | 50  | ns   |
|                                     | Driver enable time                                        | Receiver enabled       | See Figure 13<br>and Figure 14 |     | 10  | 20  | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time                                        | Receiver disabled      | and rigure 14                  |     | 3   | 7   | μs   |
| RECEIVER                            |                                                           |                        |                                |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>     | Receiver output rise or fall time                         |                        |                                |     | 5   | 10  | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Receiver propagation delay time                           | C <sub>L</sub> = 15 pF | See Figure 15                  |     | 60  | 70  | ns   |
| t <sub>SK(P)</sub>                  | Receiver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                        |                                |     | 0   | 6   | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Receiver disable time                                     |                        |                                |     | 15  | 30  | ns   |
| $t_{pZL(1)}, t_{PZH(1)},$           | Danis an anabla tima                                      | Driver enabled         | See Figure 16                  |     | 10  | 50  | ns   |
| $t_{PZL(2)}, t_{PZH(2)}$            | Receiver enable time                                      | Driver disabled        | See Figure 17                  |     | 3   | 8   | μs   |

# 7.9 Switching Characteristics: 50 Mbps Device (SN65HVD78) Bit Time ≥20 ns

over recommended operating conditions

|                                     | PARAMETER                                                 | TEST CO                | NDITIONS                    | MIN | TYP | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------|------------------------|-----------------------------|-----|-----|-----|------|
| DRIVER                              |                                                           |                        |                             |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>     | Driver differential output rise or fall time              | R <sub>I</sub> = 54 Ω  |                             | 1   | 3   | 6   | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay                                  | $C_L = 50 \text{ pF}$  | See Figure 12               |     | 9   | 15  | ns   |
| t <sub>SK(P)</sub>                  | Driver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub>   |                        |                             |     | 0   | 1   | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Driver disable time                                       |                        |                             |     | 10  | 30  | ns   |
|                                     | Driver enable time                                        | Receiver enabled       | See Figure 13 and Figure 14 |     | 10  | 30  | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Driver enable time                                        | Receiver disabled      | and riguic 14               |     |     | 8   | μs   |
| RECEIVER                            |                                                           |                        |                             |     |     |     |      |
| t <sub>r</sub> , t <sub>f</sub>     | Receiver output rise or fall time                         |                        |                             | 1   | 3   | 6   | ns   |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Receiver propagation delay time                           | C <sub>L</sub> = 15 pF | See Figure 15               |     |     | 35  | ns   |
| t <sub>SK(P)</sub>                  | Receiver pulse skew,  t <sub>PHL</sub> - t <sub>PLH</sub> |                        |                             |     |     | 2.5 | ns   |
| t <sub>PLZ</sub> , t <sub>PHZ</sub> | Receiver disable time                                     |                        |                             |     | 8   | 30  | ns   |
| $t_{pZL(1)}, t_{PZH(1)},$           | Danibar arabla tima                                       | Driver enabled         | See Figure 16               |     | 10  | 30  | ns   |
| $t_{PZL(2)}, t_{PZH(2)}$            | Receiver enable time                                      | Driver disabled        | See Figure 17               |     | 3   | 8   | μs   |



# 7.10 Typical Characteristics



**Temperature** 



# **Typical Characteristics (continued)**





## 8 Parameter Measurement Information

Input generator rate is 100 kbps, 50% duty cycle, rise or fall time is less than 6 ns, output impedance is 50  $\Omega$ .



Figure 10. Measurement of Driver Differential Output Voltage With Common-Mode Load



Figure 11. Measurement of Driver Differential and Common-Mode Output With RS-485 Load



Figure 12. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays



Copyright © 2016, Texas Instruments Incorporated

D at 3 V to test non-inverting output, D at 0 V to test inverting output.

Figure 13. Measurement of Driver Enable and Disable Times With Active High Output and Pulldown Load



# **Parameter Measurement Information (continued)**



Copyright © 2016, Texas Instruments Incorporated

D at 0 V to test non-inverting output, D at 3 V to test inverting output.

Figure 14. Measurement of Driver Enable and Disable Times With Active Low Output and Pullup Load



Figure 15. Measurement of Receiver Output Rise and Fall Times and Propagation Delays

Copyright © 2016, Texas Instruments Incorporated



# **Parameter Measurement Information (continued)**



Figure 16. Measurement of Receiver Enable and Disable Times With Driver Enabled



# **Parameter Measurement Information (continued)**



Figure 17. Measurement of Receiver Enable Times With Driver Disabled



# 9 Detailed Description

#### 9.1 Overview

The SN65HVD72, SN65HVD75, and SN65HVD78 are low-power, half-duplex RS-485 transceivers available in 3 speed grades suitable for data transmission up to 250 kbps, 20 Mbps, and 50 Mbps.

These devices have active-high driver enables and active-low receiver enables. A standby current of less than 2 µA can be achieved by disabling both driver and receiver.

# 9.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

# 9.3 Feature Description

Internal ESD protection circuits protect the transceiver against electrostatic discharges (ESD) according to IEC 61000-4-2 of up to  $\pm 12$  kV, and against electrical fast transients (EFT) according to IEC 61000-4-4 of up to  $\pm 4$  kV.

The SN65HVD7x half-duplex family provides internal biasing of the receiver input thresholds in combination with large input threshold hysteresis. At a positive input threshold of  $V_{IT+} = -20$  mV and an input hysteresis of  $V_{HYS} = 50$  mV, the receiver output remains logic high under a bus-idle or bus-short condition even in the presence of 140-mV<sub>PP</sub> differential noise without the need for external failsafe biasing resistors.

Device operation is specified over a wide ambient temperature range from -40°C to 125°C.

## 9.4 Device Functional Modes

When the driver enable pin, DE, is logic high, the differential outputs A and B follow the logic states at data input D. A logic high at D causes A to turn high and B to turn low. In this case the differential output voltage defined as  $V_{OD} = V_A - V_B$  is positive. When D is low, the output states reverse, B turns high, A becomes low, and  $V_{OD}$  is negative.

When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pulldown resistor to ground; thus, when left open, the driver is disabled (high-impedance) by default. The D pin has an internal pullup resistor to  $V_{CC}$ ; thus, when left open while the driver is enabled, output A turns high and B turns low.

**Table 1. Driver Function Table** 

| INPUT | ENABLE | OUT | PUTS | DESCRIPTION                        |
|-------|--------|-----|------|------------------------------------|
| D     | DE     | Α   | В    | DESCRIPTION                        |
| Н     | Н      | Н   | L    | Actively drive bus high            |
| L     | Н      | L   | Н    | Actively drive bus low             |
| X     | L      | Z   | Z    | Driver disabled                    |
| Х     | OPEN   | Z   | Z    | Driver disabled by default         |
| OPEN  | Н      | Н   | L    | Actively drive bus high by default |



When the receiver enable pin,  $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_A - V_B$  is positive and higher than the positive input threshold,  $V_{IT+}$ , the receiver output, R, turns high. When  $V_{ID}$  is negative and lower than the negative input threshold,  $V_{IT-}$ , the receiver output turns low. If  $V_{ID}$  is between  $V_{IT+}$  and  $V_{IT-}$ , the output is indeterminate.

When  $\overline{RE}$  is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of  $V_{ID}$  are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).

**ENABLE** OUTPUT **DIFFERENTIAL INPUT** DESCRIPTION  $V_{ID} = V_A - V_B$ RE  $V_{\mathsf{IT+}} < V_{\mathsf{ID}}$ Н Receive valid bus high  $V_{\mathsf{IT-}} < V_{\mathsf{ID}} < V_{\mathsf{IT+}}$ ? Indeterminate bus state  $V_{\text{ID}} < V_{\text{IT}-}$ Receive valid bus low Н Z Receiver disabled OPEN Z Receiver disabled by default Open-circuit bus Н Failsafe high output Short-circuit bus Failsafe high output Idle (terminated) bus L Failsafe high output

**Table 2. Receiver Function Table** 



Figure 18. Equivalent Input and Output Circuit Diagrams

16



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 10.1 Application Information

The SN65HVD72, SN65HVD75, and SN65HVD78 are half-duplex RS-485 transceivers commonly used for asynchronous data transmission. The driver and receiver enable pins allow for the configuration of different operating modes.







a) Independent driver and receiver enable signals

b) Combined enable signals for use as directional control pin

c) Receiver always on

Copyright © 2016, Texas Instruments Incorporated

Figure 19. Transceiver Configurations

Using independent enable lines provides the most flexible control as it allows for the driver and the receiver to be turned on and off individually. While this configuration requires two control lines, it allows for selective listening into the bus traffic, whether the driver is transmitting data or not.

Combining the enable signals simplifies the interface to the controller by forming a single direction-control signal. In this configuration, the transceiver operates as a driver when the direction-control line is high, and as a receiver when the direction-control line is low.

Additionally, only one line is required when connecting the receiver-enable input to ground and controlling only the driver-enable input. In this configuration, a node not only receives the data from the bus, but also the data it sends and can verify that the correct data have been transmitted.



# 10.2 Typical Application

An RS-485 bus consists of multiple transceivers connected in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor,  $R_T$ , whose value matches the characteristic impedance,  $Z_0$ , of the cable. This method, known as parallel termination, allows for relatively high data rates over long cable lengths.



Copyright © 2016, Texas Instruments Incorporated

Figure 20. Typical RS-485 Network With SN65HVD7x Transceivers

Common cables used are unshielded twisted pair (UTP), such as low-cost CAT-5 cable with  $Z_0$  = 100  $\Omega$ , and RS-485 cable with  $Z_0$  = 120  $\Omega$ . Typical cable sizes are AWG 22 and AWG 24.

The maximum bus length is typically given as 4000 ft or 1200 m, and represents the length of an AWG 24 cable whose cable resistance approaches the value of the termination resistance, thus reducing the bus signal by half or 6 dB. Actual maximum usable cable length depends on the signaling rate, cable characteristics, and environmental conditions.

#### 10.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

#### 10.2.1.1 Data Rate and Bus Length

There is an inverse relationship between data rate and bus length, meaning the higher the data rate, the shorter the cable length; and conversely, the lower the data rate, the longer the cable may be without introducing data errors. While most RS-485 systems use data rates between 10 kbps and 100 kbps, some applications require data rates up to 250 kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%.



Figure 21. Cable Length vs Data Rate Characteristic



# **Typical Application (continued)**

#### 10.2.1.2 Stub Length

When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in Equation 1.

 $L_{\text{stub}} \le 0.1 \times t_r \times v \times c$ 

#### where:

- t<sub>r</sub> is the 10/90 rise time of the driver
- c is the speed of light (3 x 10<sup>8</sup> m/s)
- v is the signal velocity of the cable or trace as a factor of c

Per Equation 1, Table 3 shows the maximum cable-stub lengths for the minimum driver output rise times of the SN65HVD7x half-duplex family of transceivers for a signal velocity of 78%.

**MAXIMUM STUB LENGTH** MINIMUM DRIVER OUTPUT RISE TIME **DEVICE** (ns) (m) (ft) SN65HVD72 300 7 23 SN65HVD75 2 0.05 0.16 SN65HVD78 1 0.025 0.08

**Table 3. Maximum Stub Length** 

## 10.2.1.3 Bus Loading

The RS-485 standard specifies that a compliant driver must be able to drive 32 unit loads (UL), where 1 unit load represents a receiver input current of 1 mA at 12 V, or a load impedance of approximately 12 k $\Omega$ . Because the SN65HVD72 and SN65HVD75 have a receiver input current of 150  $\mu$ A at 12 V, they are 3/20 UL transceivers, and no more than 213 transceivers should be connected to the bus. Similarly, the SN65HVD78 has a receiver input current of 333  $\mu$ A at 12 V and is a 1/3 UL transceiver, meaning no more than 96 transceivers should be connected to the bus.

#### 10.2.1.4 Receiver Failsafe

The differential receiver is failsafe to invalid bus states caused by:

- · Open bus conditions such as a disconnected connector
- Shorted bus conditions such as cable damage shorting the twisted-pair together, or
- Idle bus conditions that occur when no driver on the bus is actively driving

In any of these cases, the differential receiver will output a failsafe logic high so that the output of the receiver is not indeterminate.

Receiver failsafe is accomplished by offsetting the receiver thresholds such that the input-indeterminate range does not include zero volts differential. To comply with the RS-422 and RS-485 standards, the receiver output must output a high when the differential input  $V_{ID}$  is more positive than 200 mV, and must output a low when  $V_{ID}$  is more negative than -200 mV. The receiver parameters which determine the failsafe performance are  $V_{IT+}$ , and  $V_{HYS}$  (the separation between  $V_{IT+}$  and  $V_{IT-}$ ). As shown in *Electrical Characteristics*, differential signals more negative than -200 mV will always cause a low receiver output, and differential signals more positive than 200 mV will always cause a high receiver output.

When the differential input signal is close to zero, it is still above the maximum  $V_{IT+}$  threshold of -20 mV, and the receiver output will be high. Only when the differential input is more than  $V_{HYS}$  below  $V_{IT+}$  will the receiver output transition to a low state. Therefore, the noise immunity of the receiver inputs during a bus fault condition includes the receiver hysteresis value,  $V_{HYS}$ , as well as the value of  $V_{IT+}$ .

(1)



Figure 22. SN65HVD7x Noise Immunity

## 10.2.1.5 Transient Protection

The bus pins of the SN65HVD7x transceiver family possess on-chip ESD protection against  $\pm 15$ -kV human body model (HBM) and  $\pm 12$ -kV IEC 61000-4-2 contact discharge. The IEC-ESD test is far more severe than the HBM-ESD test. The 50% higher charge capacitance,  $C_S$ , and 78% lower discharge resistance,  $R_D$ , of the IEC-model produce significantly higher discharge currents than the HBM-model.

As stated in the IEC 61000-4-2 standard, contact discharge is the preferred test method; although IEC air-gap testing is less repeatable than contact testing, air discharge protection levels are inferred from the contact discharge test results.



Figure 23. HBM and IEC-ESD Models and Currents in Comparison (HBM Values in Parenthesis)

The on-chip implementation of IEC ESD protection significantly increases the robustness of equipment. Common discharge events occur due to human contact with connectors and cables. Designers may choose to implement protection against longer duration transients, typically referred to as surge transients.

EFTs are generally caused by relay-contact bounce or the interruption of inductive loads. Surge transients often result from lightning strikes (direct strike or an indirect strike which induce voltages and currents), or the switching of power systems, including load changes and short circuit switching. These transients are often encountered in industrial environments, such as factory automation and power-grid systems.

Figure 24 compares the pulse-power of the EFT and surge transients with the power caused by an IEC ESD transient. The left-hand diagram shows the relative pulse-power for a 0.5-kV surge transient and 4-kV EFT transient, both of which dwarf the 10-kV ESD transient visible in the lower-left corner. 500-V surge transients are representative of events that may occur in factory environments in industrial and process automation.

The right-hand diagram shows the pulse-power of a 6-kV surge transient, relative to the same 0.5-kV surge transient. 6-kV surge transients are most likely to occur in power generation and power-grid systems.





Figure 24. Power Comparison of ESD, EFT, and Surge Transients

In the case of surge transients, high-energy content is characterized by long pulse duration and slow decaying pulse power. The electrical energy of a transient that is dumped into the internal protection cells of a transceiver is converted into thermal energy which heats and destroys the protection cells, thus destroying the transceiver. Figure 25 shows the large differences in transient energies for single ESD, EFT, and surge transients, as well as for an EFT pulse train, commonly applied during compliance testing.



Figure 25. Comparison of Transient Energies



## 10.2.2 Detailed Design Procedure

#### 10.2.2.1 External Transient Protection

To protect bus nodes against high-energy transients, the implementation of external transient protection devices is necessary. Figure 26 suggests two circuits that provide protection against light and heavy surge transients, in addition to ESD and EFT transients. Table 4 presents the associated bill of materials.

**Table 4. Bill of Materials** 

| DEVICE     | FUNCTION                                                        | ORDER NUMBER      | MANUFACTURER |
|------------|-----------------------------------------------------------------|-------------------|--------------|
| XCVR       | 3.3-V, 250-kbps RS-485 Transceiver                              | SN65HVD72D        | TI           |
| R1, R2     | 10-Ω, Pulse-Proof Thick-Film Resistor                           | CRCW060310RJNEAHP | Vishay       |
| TVS        | Bidirectional 400-W Transient Suppressor                        | CDSOT23-SM712     | Bourns       |
| TBU1, TBU2 | Bidirectional Surge Suppressor                                  | TBU-CA-065-200-WH | Bourns       |
| MOV1, MOV2 | 200-mA Transient Blocking Unit, 200-V, Metal-<br>Oxide Varistor | MOV-10D201K       | Bourns       |



Figure 26. Transient Protections Against ESD, EFT, and Surge Transients

The left-hand circuit provides surge protection of ≥500-V surge transients, while the right-hand circuit can withstand surge transients of up to 5 kV.



#### 10.2.2.2 Isolated Bus Node Design

Many RS-485 networks use isolated bus nodes to prevent the creation of unintended ground loops and their disruptive impact on signal integrity. An isolated bus node typically includes a microcontroller that connects to the bus transceiver via a multi-channel, digital isolator (Figure 27).



Copyright © 2016, Texas Instruments Incorporated

Figure 27. Isolated Bus Node with Transient Protection

Power isolation is accomplished using the push-pull transformer driver SN6501 and a low-cost LDO, TLV70733.

Signal isolation uses the quadruple digital isolator ISO7241. Notice that both enable inputs,  $EN_1$  and  $EN_2$ , are pulled up via 4.7 k $\Omega$  resistors to limit their input currents during transient events.

While the transient protection is similar to the one in Figure 26 (left circuit), an additional high-voltage capacitor is used to divert transient energy from the floating RS-485 common further towards Protective Earth (PE) ground. This is necessary as noise transients on the bus are usually referred to Earth potential.

R<sub>HV</sub> refers to a high voltage resistor, and in some applications even a varistor. This resistance is applied to prevent charging of the floating ground to dangerous potentials during normal operation.

Occasionally varistors are used instead of resistors to rapidly discharge  $C_{\text{HV}}$ , if it is expected that fast transients might charge  $C_{\text{HV}}$  to high-potentials.

Note that the PE island represents a copper island on the PCB for the provision of a short, thick Earth wire connecting this island to PE ground at the entrance of the power supply unit (PSU).

In equipment designs using a chassis, the PE connection is usually provided through the chassis itself. Typically the PE conductor is tied to the chassis at one end while the high-voltage components,  $C_{HV}$  and  $R_{HV}$ , are connecting to the chassis at the other end.



# 10.2.3 Application Curves



# 11 Power Supply Recommendations

To assure reliable operation at all data rates and supply voltages, each supply should be buffered with a 100-nF ceramic capacitor located as close to the supply pins as possible. The TPS76333 is a linear voltage regulator suitable for the 3.3 V supply.

See the SN6501 data sheet for isolated power supply designs.



# 12 Layout

# 12.1 Layout Guidelines

On-chip IEC ESD protection is sufficient for laboratory and portable equipment but often insufficient for EFT and surge transients occurring in industrial environments. Therefore, robust and reliable bus node design requires the use of external transient protection devices.

Because ESD and EFT transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high-frequency layout techniques must be applied during PCB design.

For a successful PCB design, start with the design of the protection circuit in mind.

- 1. Place the protection circuitry close to the bus connector to prevent noise transients from entering the board.
- 2. Use  $V_{CC}$  and ground planes to provide low-inductance. Note that high-frequency currents follow the path of least inductance and not the path of least impedance.
- 3. Design the protection components into the direction of the signal path. Do not force the transients currents to divert from the signal path to reach the protection device.
- 4. Apply 100-nF to 220-nF bypass capacitors as close as possible to the  $V_{CC}$  pins of transceiver, UART, and controller ICs on the board.
- 5. Use at least two vias for V<sub>CC</sub> and ground connections of bypass capacitors and protection devices to minimize effective via-inductance.
- 6. Use 1-k $\Omega$  to 10-k $\Omega$  pullup or pulldown resistors for enable lines to limit noise currents in these lines during transient events.
- 7. Insert pulse-proof series resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up.
- 8. While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to 200 mA.

# 12.2 Layout Example



Figure 31. SN65HVD7x Half-Duplex Layout Example



请单击此处

#### 13 器件和文档支持

# 13.1 器件支持

#### 13.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类 产品或服务单独或与任何TI产品或服务一起的表示或认可。

## 13.2 文档支持

## 13.2.1 相关文档

请参阅如下相关文档:

《SN6501 用于隔离电源的变压器驱动器》,SLLSEA0

请单击此处

#### 13.3 相关链接

下表列出了快速访问链接。类别包括技术文档、支持与社区资源、工具和软件,以及申请样片或购买产品的快速链

| 产品文件夹 | 样片与购买 | 技术文档  | 工具与软件 | 支持和社区 |  |  |  |  |  |  |  |  |
|-------|-------|-------|-------|-------|--|--|--|--|--|--|--|--|
| 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |  |  |  |  |  |  |  |  |
| 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 | 请单击此处 |  |  |  |  |  |  |  |  |

请单击此处

请单击此处

表 5. 相关链接

# 13.4 社区资源

器件

SN65HVD72

SN65HVD75

SN65HVD78

下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范, 并且不一定反映 TI 的观点:请参阅 TI 的 《使用条款》。

请单击此处

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.5 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.6 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损

## 13.7 术语表

SLYZ022 — TI 术语表。

这份术语表列出并解释术语、缩写和定义。

## 14 机械、封装和可订购信息

以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且 不会对此文档进行修订。如需获取此产品说明书的浏览器版本,请查阅左侧的导航栏。

www.ti.com

14-May-2025

# **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| SN65HVD72D            | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72D.Z          | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72DGK          | Active     | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes             | NIPDAUAG                      | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72DGK.Z        | Active     | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes             | NIPDAUAG                      | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72DGKR         | Active     | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes             | NIPDAU   SN<br>  NIPDAUAG     | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72DGKR.Z       | Active     | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72DR           | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72DR.Z         | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72DRBR         | Active     | Production    | SON (DRB)   8   | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72DRBR.Z       | Active     | Production    | SON (DRB)   8   | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72DRBT         | Active     | Production    | SON (DRB)   8   | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72DRBT.Z       | Active     | Production    | SON (DRB)   8   | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72DRBTG4.Z     | Active     | Production    | SON (DRB)   8   | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD72DRG4.Z       | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD72            |
| SN65HVD75D            | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75D.Z          | Active     | Production    | SOIC (D)   8    | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75DGK          | Active     | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes             | NIPDAUAG                      | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75DGK.Z        | Active     | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes             | NIPDAUAG                      | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75DGKR         | Active     | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes             | NIPDAU   SN<br>  NIPDAUAG     | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75DGKR.Z       | Active     | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75DR           | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75DR.Z         | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75DRBR         | Active     | Production    | SON (DRB)   8   | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75DRBR.Z       | Active     | Production    | SON (DRB)   8   | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75DRBRG4.Z     | Active     | Production    | SON (DRB)   8   | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75DRBT         | Active     | Production    | SON (DRB)   8   | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75DRBT.Z       | Active     | Production    | SON (DRB)   8   | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |
| SN65HVD75DRG4.Z       | Active     | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | HVD75            |



-40 to 125

-40 to 125

14-May-2025

HVD78

HVD78



SN65HVD78DRBTG4.Z

SN65HVD78DRG4.Z

www.ti.com

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/      | MSL rating/        | Op temp (°C) | Part marking |  |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------|--------------------|--------------|--------------|--|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material     | Peak reflow        |              | (6)          |  |
|                       |        |               |                 |                       |      | (4)               | (5)                |              |              |  |
| SN65HVD78D            | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HVD78        |  |
| SN65HVD78D.Z          | Active | Production    | SOIC (D)   8    | 75   TUBE             | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HVD78        |  |
| SN65HVD78DGK          | Active | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes  | NIPDAUAG          | Level-1-260C-UNLIM | -40 to 125   | HVD78        |  |
| SN65HVD78DGK.Z        | Active | Production    | VSSOP (DGK)   8 | 80   TUBE             | Yes  | NIPDAUAG          | Level-1-260C-UNLIM | -40 to 125   | HVD78        |  |
| SN65HVD78DGKR         | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU   NIPDAUAG | Level-1-260C-UNLIM | -40 to 125   | HVD78        |  |
| SN65HVD78DGKR.Z       | Active | Production    | VSSOP (DGK)   8 | 2500   LARGE T&R      | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HVD78        |  |
| SN65HVD78DR           | Active | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HVD78        |  |
| SN65HVD78DR.Z         | Active | Production    | SOIC (D)   8    | 2500   LARGE T&R      | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HVD78        |  |
| SN65HVD78DRBR         | Active | Production    | SON (DRB)   8   | 3000   LARGE T&R      | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HVD78        |  |
| SN65HVD78DRBR.Z       | Active | Production    | SON (DRB)   8   | 3000   LARGE T&R      | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HVD78        |  |
| SN65HVD78DRBT         | Active | Production    | SON (DRB)   8   | 250   SMALL T&R       | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HVD78        |  |
| SN65HVD78DRBT.Z       | Active | Production    | SON (DRB)   8   | 250   SMALL T&R       | Yes  | NIPDAU            | Level-1-260C-UNLIM | -40 to 125   | HVD78        |  |

Active

Active

Yes

Yes

NIPDAU

NIPDAU

Level-1-260C-UNLIM

Level-1-260C-UNLIM

250 | SMALL T&R

2500 | LARGE T&R

Production

Production

SON (DRB) | 8

SOIC (D) | 8

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# PACKAGE OPTION ADDENDUM

www.ti.com 14-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 16-May-2025

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN65HVD72DGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.25       | 3.35       | 1.25       | 8.0        | 12.0      | Q1               |
| SN65HVD72DGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65HVD72DR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD72DRBR | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN65HVD72DRBT | SON             | DRB                | 8    | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN65HVD75DGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65HVD75DR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD75DRBR | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN65HVD75DRBT | SON             | DRB                | 8    | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN65HVD78DGKR | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| SN65HVD78DR   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| SN65HVD78DRBR | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| SN65HVD78DRBT | SON             | DRB                | 8    | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 16-May-2025



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ Length (mm) |       | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|-----------------|-------|------------|-------------|
| SN65HVD72DGKR | VSSOP        | DGK             | 8    | 2500            | 366.0 | 364.0      | 50.0        |
| SN65HVD72DGKR | VSSOP        | DGK             | 8    | 2500            | 353.0 | 353.0      | 32.0        |
| SN65HVD72DR   | SOIC         | D               | 8    | 2500            | 356.0 | 356.0      | 35.0        |
| SN65HVD72DRBR | SON          | DRB             | 8    | 3000            | 346.0 | 346.0      | 33.0        |
| SN65HVD72DRBT | SON          | DRB             | 8    | 250             | 210.0 | 185.0      | 35.0        |
| SN65HVD75DGKR | VSSOP        | DGK             | 8    | 2500            | 353.0 | 353.0      | 32.0        |
| SN65HVD75DR   | SOIC         | D               | 8    | 2500            | 356.0 | 356.0      | 35.0        |
| SN65HVD75DRBR | SON          | DRB             | 8    | 3000            | 346.0 | 346.0      | 33.0        |
| SN65HVD75DRBT | SON          | DRB             | 8    | 250             | 182.0 | 182.0      | 20.0        |
| SN65HVD78DGKR | VSSOP        | DGK             | 8    | 2500            | 353.0 | 353.0      | 32.0        |
| SN65HVD78DR   | SOIC         | D               | 8    | 2500            | 356.0 | 356.0      | 35.0        |
| SN65HVD78DRBR | SON          | DRB             | 8    | 3000            | 346.0 | 346.0      | 33.0        |
| SN65HVD78DRBT | SON          | DRB             | 8    | 250             | 210.0 | 185.0      | 35.0        |

www.ti.com 16-May-2025

# **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN65HVD72D     | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD72D.Z   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD72DGK   | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| SN65HVD72DGK.Z | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| SN65HVD75D     | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD75D.Z   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD75DGK   | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| SN65HVD75DGK.Z | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| SN65HVD78D     | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD78D.Z   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| SN65HVD78DGK   | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |
| SN65HVD78DGK.Z | DGK          | VSSOP        | 8    | 80  | 330    | 6.55   | 500    | 2.88   |



SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SMALL OUTLINE INTEGRATED CIRCUIT



# NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司