









**TPS51396A** ZHCSNW0C - FEBRUARY 2019 - REVISED APRIL 2021

# TPS51396A 具有 ULQ™ 模式、可延长电池寿命的 4.5V 至 24V、8A 同步降压稳 压器

### 1 特性

输入电压范围: 4.5V 至 24V

D-CAP3™架构控制,可实现快速瞬态响应

• 输出电压范围: 0.6V 至 7V

• 1% 反馈电压精度 (25°C)

持续输出电流:8A

集成 19.5mΩ 和 9.5mΩ R<sub>DS(on)</sub> 内部电源开关

• ULQ™运行,能够在系统待机期间延长电池寿命

• Eco-Mode™和OOA模式,适用于轻负载运行(通 过 MODE 引脚选择)

600kHz、800kHz 和 1MHz 可选开关频率 ( 通过 MODE 引脚选择)

Out-of-Audio (OOA) 轻负载运行,开关频率超过 25kHz

支持大负荷运行

可调节软启动时间(通过 SS 引脚调节)

电源正常指示器

内置输出放电功能

逐周期过流保护

• 锁存输出,可提供 OV 和 UV 保护

非锁存,可提供 OT 和 UVLO 保护

20 引脚 3.0mm × 3.0mm HotRod™ VQFN 封装

### 2 应用

• 笔记本电脑、DTV 和 STB

• 电信和网络、负载点 (POL)

• IPC、工厂自动化

• 分布式电源系统

### 3 说明

TPS51396A 是一款具有集成式 FET 且具有成本效益 的高电压输入、高效率同步降压转换器。



TPS51396A 的主要特性是其 ULQ(超低静态电流) 可实现低偏置电流和大负荷运行。该 ULQ 特性非常有 益于在低功耗运行时延长电池寿命。TPS51396A的电 源输入电压范围为 4.5V 至 24V。该器件使用 DCAP3 控制模式来提供快速瞬态响应、良好的线路和负载调 节,无需外部补偿,并支持低等效串联电阻 (ESR) 输 出电容器,如专用聚合物和超低 ESR 陶瓷电容器。

TPS51396A 提供 OVP、UVP、OCP、OTP 和 UVLO 的全面保护。它结合了电源正常信号和输出放电功能。

可使用 TPS51396A 中的 MODE 引脚来设置 Eco-Mode 或 OOA 模式,从而实现轻负载运行。Eco-Mode 在轻负载运行期间可保持高效率, OOA 模式工 作时的开关频率大于 25kHz (即使没有负载也是如 此)。

TPS51396A 同时支持内部和外部软启动时间选项。它 具有 1.3ms 的内部固定软启动时间。如果应用需要更 长的软启动时间,则可以使用外部 SS 引脚,通过连接 外部电容器来实现。

TPS51396A 可采用 20 引脚 3.0mm × 3.0mm HotRod 封装,额定结温范围为 -40°C 至 125°C。

### 器件信息

| 器件型号      | 封装 <sup>(1)</sup> | 封装尺寸 ( 标称值 )    |  |  |  |  |  |
|-----------|-------------------|-----------------|--|--|--|--|--|
| TPS51396A | VQFN (20)         | 3.00mm × 3.00mm |  |  |  |  |  |

如需了解所有可用封装,请参阅数据表末尾的可订购产品附 录。



效率与输出电流 ECO 模式



### **Table of Contents**

| 1 特性                                 | 1  | 8 Application and Implementation        | 17               |
|--------------------------------------|----|-----------------------------------------|------------------|
| 2 应用                                 |    | 8.1 Application Information             |                  |
| - <i>二</i> /,7.<br>3 说明              |    | 8.2 1V Output Typical Application       |                  |
| 4 Revision History                   |    | 9 Power Supply Recommendations          | 22               |
| 5 Pin Configuration and Functions    |    | 10 Layout                               | 23               |
| 6 Specifications                     |    | 10.1 Layout Guidelines                  | 23               |
| 6.1 Absolute Maximum Ratings         |    | 10.2 Layout Example                     | <mark>2</mark> 3 |
| 6.2 ESD Ratings                      |    | 11 Device and Documentation Support     | <mark>2</mark> 4 |
| 6.3 Recommended Operating Conditions |    | 11.1 Device Support                     | <mark>2</mark> 4 |
| 6.4 Thermal Information              |    | 11.2 接收文档更新通知                           | <mark>2</mark> 4 |
| 6.5 Electrical Characteristics       |    | 11.3 支持资源                               | 24               |
| 6.6 Typical Characteristics          |    | 11.4 Trademarks                         |                  |
| 7 Detailed Description               |    | 11.5 Electrostatic Discharge Caution    | 24               |
| 7.1 Overview                         |    | 11.6 Glossary                           | 24               |
| 7.2 Functional Block Diagram         | 12 | 12 Mechanical, Packaging, and Orderable |                  |
| 7.3 Feature Description              | 13 | Information                             | 25               |
| 7.4 Device Functional Modes          |    |                                         |                  |
|                                      |    |                                         |                  |

**4 Revision History** 注:以前版本的页码可能与当前版本的页码不同

| Page |
|------|
| 1    |
| 1    |
| 1    |
| 4    |
|      |
|      |
|      |
| Page |
|      |



# **5 Pin Configuration and Functions**



图 5-1. RJE Package 20-Pin VQFN (Top View)

表 5-1. Pin Functions

| P                                                                                                                                              | 'IN        | I/O                                                                                                                                              | DESCRIPTION                                                                                                                                                                                 |
|------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                                                                                                                           | NO.        | ",0                                                                                                                                              | DESCRIPTION                                                                                                                                                                                 |
| BST                                                                                                                                            | 1          | I                                                                                                                                                | Supply input for the gate drive voltage of the high-side MOSFET. Connect the bootstrap capacitor between BST and SW, 0.1 $\mu$ F is recommended.                                            |
| VIN                                                                                                                                            | 2,3,4,5    | Р                                                                                                                                                | Input voltage supply pin for the control circuitry. Connect the input decoupling capacitors between VIN and GND.                                                                            |
| SW                                                                                                                                             | 6,19,20    | 0                                                                                                                                                | Switch node terminal. Connect the output inductor to this pin.                                                                                                                              |
| GND                                                                                                                                            | 7,8,18,Pad | G                                                                                                                                                | Power GND terminal for the controller circuit and the internal circuitry.                                                                                                                   |
| PGOOD                                                                                                                                          | 9          | 0                                                                                                                                                | Open drain power good indicator. It is asserted low if output voltage is out of PGOOD threshold, over voltage or if the device is under thermal shutdown, EN shutdown or during soft start. |
| ss                                                                                                                                             | 11         | I                                                                                                                                                | Soft-start time selection pin. Connecting an external capacitor sets the soft-start time and if no external capacitor is connected, the soft-start time is about 1.3 ms.                    |
| NC                                                                                                                                             | 10,16      |                                                                                                                                                  | Not connect. Can be connected to GND plane for better thermal achieved.                                                                                                                     |
| EN                                                                                                                                             | 12         | I                                                                                                                                                | Enable pin of buck converter. EN pin is a digital input pin, decides turn on or off buck converter. Internal pull down current to disable converter if leave this pin open.                 |
| AGND                                                                                                                                           | 13         | G                                                                                                                                                | Ground of internal analog circuitry. Connect AGND to GND plane with a short trace.                                                                                                          |
| FB                                                                                                                                             | 14         | I                                                                                                                                                | Converter feedback input. Connect to the center tap of the resistor divider between output voltage and AGND.                                                                                |
| MODE                                                                                                                                           | 15         | I                                                                                                                                                | Llight load operation mode selection pin. Connect this pin to a resistor divider from VCC and AGND, the different MODE options are shown in 表 7-1                                           |
| VCC 17 O 5.0-V internal VCC LDO output. This pin supplies voltage to the internal circuitry and gate driver. this pin with a 1- μ F capacitor. |            | 5.0-V internal VCC LDO output. This pin supplies voltage to the internal circuitry and gate driver. Bypass this pin with a 1- $\mu$ F capacitor. |                                                                                                                                                                                             |



### **6 Specifications**

### **6.1 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) (1)

|                                          | ,                    | MIN   | MAX   | UNIT |
|------------------------------------------|----------------------|-------|-------|------|
|                                          | VIN                  | - 0.3 | 3 26  | V    |
|                                          | VBST                 | - 0.3 | 31    | V    |
| Input voltage                            | VBST-SW              | - 0.3 | 3 6   | V    |
|                                          | EN, MODE, FB, SS     | - 0.3 | 3 6   | V    |
|                                          | PGND, AGND           | - 0.3 | 3 0.3 | V    |
|                                          | SW                   | - 2   | 26    | V    |
| Output voltage                           | SW (10-ns transient) | - 3   | 28    | V    |
|                                          | PGOOD                | - 0.3 | 3 6   | V    |
| T <sub>J</sub> Operating junction temper | rature               | - 40  | 150   | °C   |
| T <sub>stg</sub> Storage temperature     |                      | - 55  | 150   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                  |                          |                                                                                   | VALUE | UNIT |
|------------------|--------------------------|-----------------------------------------------------------------------------------|-------|------|
| V                | Electrostatic            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>                 | ±2000 | V    |
| V <sub>(ES</sub> | <sup>SD)</sup> discharge | Charged-device model (CDM), per JEDEC specification JESD22- V C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                  |                                |                      | MIN   | MAX | UNIT |
|------------------|--------------------------------|----------------------|-------|-----|------|
|                  | Input voltage                  | VIN <sup>(1)</sup>   | 4.5   | 24  | V    |
|                  |                                | VBST                 | - 0.3 | 29  | V    |
|                  |                                | VBST-SW              | - 0.3 | 5.5 | V    |
|                  |                                | EN, MODE, FB, SS     | - 0.3 | 5.5 | V    |
|                  |                                | PGND, AGND           | - 0.3 | 0.3 | V    |
|                  |                                | SW                   | - 2   | 24  | V    |
|                  | Output voltage                 | SW (10-ns transient) | - 3   | 26  | V    |
|                  |                                | PGOOD                | - 0.3 | 5.5 | V    |
| I <sub>OUT</sub> | Output current                 |                      |       | 8   | Α    |
| TJ               | Operating junction temperature |                      | - 40  | 125 | °C   |

Product Folder Links: TPS51396A

(1) Max DC input (inlcude tolerance) should be not over 24 V.

bmit Document Feedback

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### **6.4 Thermal Information**

|                        |                                              | TPS51396A  |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RJE (VQFN) | UNIT |
|                        |                                              | 20 PINS    |      |
| R <sub>0</sub> JA      | Junction-to-ambient thermal resistance       | 44.9       | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance    | 32.3       | °C/W |
| R <sub>θ JB</sub>      | Junction-to-board thermal resistance         | 13.3       | °C/W |
| ψ JT                   | Junction-to-top characterization parameter   | 1.3        | °C/W |
| <b>ψ</b> ЈВ            | Junction-to-board characterization parameter | 13.5       | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 16.1       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report.

### **6.5 Electrical Characteristics**

 $T_{.I}$  =-40°C to 125°C,  $V_{VIN}$  = 12 V, unless otherwise noted

|                                       | PARAMETER                      | TEST CONDITION                                             | MIN  | TYP  | MAX  | UNIT |
|---------------------------------------|--------------------------------|------------------------------------------------------------|------|------|------|------|
| SUPPLY CU                             | RRENT                          |                                                            | ,    |      | -    |      |
| VIN                                   | Input voltage range            | VIN                                                        | 4.5  |      | 24   | V    |
| I <sub>VIN</sub>                      | V <sub>IN</sub> supply current | No load, V <sub>EN</sub> = 3.3 V, Switching                |      | 90   |      | uA   |
| I <sub>VINSDN</sub>                   | Shutdown supply current        | No load, V <sub>EN</sub> = 0 V                             |      | 2    |      | uA   |
| VCC OUTPL                             | T                              |                                                            | ,    |      | l .  |      |
| · · · · · · · · · · · · · · · · · · · | VCC systematically as          | V <sub>VIN</sub> > 5.0 V                                   | 4.85 | 5    | 5.15 | V    |
| V <sub>CC</sub>                       | VCC output voltage             | V <sub>VIN</sub> = 4.5 V                                   |      | 4.5  |      | V    |
| Icc                                   | VCC current limit              |                                                            | 20   |      |      | mA   |
| FEEDBACK                              | VOLTAGE                        |                                                            | ,    |      | -    |      |
|                                       | FD                             | T <sub>J</sub> = 25°C                                      | 594  | 600  | 606  | mV   |
| $V_{FB}$                              | FB voltage                     | T <sub>J</sub> = -40°C to 125°C                            | 592  | 600  | 611  | mV   |
| DUTY CYCL                             | E and FREQUENCY CONTROL        |                                                            | ,    |      |      |      |
| F <sub>SW</sub>                       | Switching frequency            | T <sub>J</sub> = 25°C , F <sub>SW</sub> = 600 kHz,Vo = 1 V |      | 600  |      | kHz  |
| T <sub>ON(MIN)</sub>                  | SW minumum on time             | T <sub>J</sub> = 25°C                                      | ,    | 60   |      | ns   |
| T <sub>OFF(MIN)</sub>                 | SW minimum off time            | T <sub>J</sub> = 25°C, V <sub>FB</sub> = 0.5 V             |      |      | 190  | ns   |
| MOSFET an                             | d DRIVERS                      |                                                            | ,    |      | 1    | -    |
| R <sub>DS(ON)H</sub>                  | High side switch resistance    | T <sub>J</sub> = 25°C                                      |      | 19.5 |      | mΩ   |
| R <sub>DS(ON)L</sub>                  | Low side switch resistance     | T <sub>J</sub> = 25°C                                      |      | 9.5  |      | mΩ   |
| OOA FUNC                              | TION                           |                                                            |      |      |      |      |
| T <sub>OOA</sub>                      | OOA mode operation period      |                                                            |      | 28   |      | us   |
| OUTPUT DI                             | SCHARGE and SOFT START         |                                                            |      |      |      |      |
| R <sub>DIS</sub>                      | Discharge resistance           | T <sub>J</sub> = 25°C, V <sub>EN</sub> = 0 V               |      | 420  |      | Ω    |
| T <sub>SS</sub>                       | Soft start time                | Internal soft-start time, SS floating                      |      | 1.3  |      | ms   |
| I <sub>SS</sub>                       | Soft start charge current      |                                                            | ,    | 5    |      | uA   |
| POWER GO                              | OD                             |                                                            |      |      | L    |      |
| T <sub>PGDLY</sub>                    | PG start-up delay              | PG from low to high                                        |      | 1    |      | ms   |
|                                       |                                | VFB falling (fault)                                        |      | 85   |      | %    |
|                                       | PG threshold                   | VFB rising (good)                                          |      | 90   |      | %    |
| $V_{PGTH}$                            |                                | VFB rising (fault)                                         |      | 115  |      | %    |
|                                       |                                | VFB falling (good)                                         |      | 110  |      | %    |
| V <sub>PG_L</sub>                     | PG sink current capability     | I <sub>OL</sub> = 4 mA                                     |      |      | 0.4  | V    |
| I <sub>PGLK</sub>                     | PG leak current                | V <sub>PGOOD</sub> = 5.5 V                                 |      |      | 1    | uA   |

 $T_J$  =-40°C to 125°C,  $V_{VIN}$  = 12 V, unless otherwise noted

|                      | PARAMETER                         | TEST CONDITION           | MIN | TYP  | MAX      | UNIT |
|----------------------|-----------------------------------|--------------------------|-----|------|----------|------|
| CURRENT L            | IMIT                              |                          |     |      | <u> </u> |      |
| I <sub>OCL</sub>     | Over current threshold            | Valley current set point | 8.1 | 9.8  | 12       | Α    |
| I <sub>NOCL</sub>    | Negative over current threshold   |                          |     | 3.9  |          | Α    |
| LOGIC THRI           | ESHOLD                            |                          |     |      | '        |      |
| V <sub>ENH</sub>     | EN high-level input voltage       |                          |     | 1.2  | 1.4      | V    |
| V <sub>ENL</sub>     | EN low-level input voltage        |                          | 0.8 | 1.05 |          | V    |
| I <sub>EN</sub>      | Enable internal pull down current | V <sub>EN</sub> = 0.8 V  |     | 2    |          | μA   |
| OUTPUT UN            | IDERVOLTAGE AND OVERVOLTAG        | E PROTECTION             |     |      | 1        |      |
| V <sub>OVP</sub>     | OVP trip threshold                |                          |     | 125  |          | %    |
| t <sub>OVPDLY</sub>  | OVP prop deglitch                 | T <sub>J</sub> = 25°C    |     | 20   |          | us   |
| V <sub>UVP</sub>     | UVP trip threshold                |                          |     | 60   |          | %    |
| t <sub>UVPDLY</sub>  | UVP prop deglitch                 |                          |     | 256  |          | us   |
| UVLO                 | '                                 |                          |     |      | 1        |      |
|                      |                                   | Wake up                  |     | 4.2  | 4.4      | V    |
| V <sub>UVLOVIN</sub> | VIN UVLO threshold                | Shutdown                 | 3.6 | 3.8  |          | V    |
|                      |                                   | Hysteresis               |     | 0.4  |          | V    |
| OVER TEMP            | PERATURE PROTECTION               |                          | 1   |      |          |      |
| T <sub>OTP</sub>     | OTP trip threshold <sup>(1)</sup> | Shutdown temperature     |     | 150  |          | °C   |
| T <sub>OTPHSY</sub>  | OTP hysteresis <sup>(1)</sup>     | Hysteresis               |     | 20   |          | °C   |
|                      |                                   |                          |     |      |          |      |

(1) Not production tested

### **6.6 Typical Characteristics**

T<sub>J</sub>=-40°C to 125°C, V<sub>VIN</sub>=12V(unless otherwise noted)











图 6-13. Efficiency, Eco-mode, F<sub>SW</sub> = 600 kHz

图 6-14. Efficiency, OOA-mode, F<sub>SW</sub> = 600 kHz





图 6-15. Efficiency, Eco-mode,  $F_{SW} = 1$  MHz

图 6-16. Efficiency, OOA-mode,  $F_{SW} = 1$  MHz





图 6-17. F<sub>SW</sub> Load Regulation, Eco-mode, F<sub>SW</sub> = 600 kHz

图 6-18. F<sub>SW</sub> Load Regulation, OOA-mode, F<sub>SW</sub> = 600 kHz





### 7 Detailed Description

### 7.1 Overview

The TPS51396A is 8-A integrated FET synchronous buck converter which operates from 4.5-V to 24-V input voltage ( $V_{IN}$ ), and the output is from 0.6 V to 7 V. The proprietary D-CAP3 mode enables low external component count, ease of design, optimization of the power design for cost, size, and efficiency. The key feature of the TPS51396A is ultra-low quiescent current (ULQ) mode. This feature is beneficial for long battery life in system standby mode. The device employs D-CAP3 mode control that provides fast transient response with no external compensation components and an accurate feedback voltage. The control topology provides seamless transition between CCM operating mode at higher load condition and DCM operation at lighter load condition. Eco-mode allows the TPS51396A to maintain high efficiency at light load. OOA (out of audio) mode makes switching frequency above audible frequency larger than 25 kHz, even there is no loading at output side. The TPS51396A is able to adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors.



### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 PWM Operation and D-CAP3 Control

The main control loop of the buck is adaptive on-time pulse width modulation (PWM) controller that supports a proprietary DCAP3 mode control. The DCAP3 mode control combines adaptive on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low-ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output. The TPS51396A also includes an error amplifier that makes the output voltage very accurate.

At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal one-shot timer expires. This one-shot duration is set proportional to the output voltage,  $V_{OUT}$ , and is inversely proportional to the converter input voltage,  $V_{IN}$ , to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ripple generation circuit is added to reference voltage for emulating the output ripple, this enables the use of very low-ESR output capacitors such as multi-layered ceramic caps (MLCC). No external current sense network or loop compensation is required for DCAP3 control topology.

For any control topology that is compensated internally, there is a range of the output filter it can support. The output filter used with the TPS51396A is a low-pass L-C circuit. This L-C filter has a double-pole frequency described in 方程式 1.

$$f_{p} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$
(1)

At low frequency, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the TPS51396A. The low-frequency L-C double pole has a 180 degree drop in phase. At the output filter frequency, the gain rolls off at a -40 dB per decade rate and the phase drops rapidly. The internal ripple generation network introduces a high-frequency zero that reduces the gain roll off from -40 dB to -20 dB per decade and leads the 90 degree phase boost. The internal ripple injection high-frequency zero is related to the switching frequency. The crossover frequency of the overall system should usually be targeted to be less than one-third of the switching frequency ( $F_{SW}$ ).

#### 7.3.2 Soft Start

The TPS51396A has an internal 1.3-ms soft start, and also an external SS pin is provided for setting higher soft-start time if needed. When the EN pin becomes high, the soft-start function begins ramping up the reference voltage to the PWM comparator.

$$T_{SS} = \frac{C_{SS}(nF) \times V_{REF}(V)}{I_{SS}(\mu A)}$$
 (2)

where

•  $V_{REF}$  is 0.6 V and  $I_{SS}$  is 5  $\,\mu\,A$ 

#### 7.3.3 Large Duty Operation

The TPS51396A can support large duty operations by its internal  $T_{ON}$  extension function. When the  $V_{IN}/V_{OUT}$  <1.6, and the  $V_{FB}$  is lower than internal  $V_{REF}$ , the  $T_{ON}$  will be extended to implement the large duty operation and also improve the performance of the load transient performance.

Copyright © 2021 Texas Instruments Incorporated

#### 7.3.4 Power Good

The Power Good (PGOOD) pin is an open-drain output. Once the  $V_{FB}$  is between 90% and 110% of the target output voltage, the PGOOD is de-asserted and floats after a 1-ms de-glitch time. A 100 k $\Omega$  pullup resistor is recommended to pull the voltage up to VCC. The PGOOD pin is pulled low when:

- the FB pin voltage is lower than 85% or greater than 115% of the target output voltage
- in an OVP, UVP, or thermal shutdown event
- during the soft-start period.

#### 7.3.5 Over Current Protection and Undervoltage Protection

The TPS51396A has the over current protection and undervoltage protection. The output over current limit (OCL) is implemented using a cycle-by-cycle valley detect circuit. The switch current is monitored during the OFF state by measuring the low-side FET drain to source voltage. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated.

During the on-time of the high-side FET switch, the switch current increases at a linear rate determined by  $V_{IN}$ ,  $V_{OUT}$ , the on-time and the output inductor value. During the on-time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current  $I_{OUT}$ . If the monitored current is above the OCL level, the converter maintains low-side FET on and delays the creation of a new set pulse, even the voltage feedback loop requires one, until the current level becomes OCL level or lower. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner.

There are some important considerations for this type of over current protection. When the load current is higher than the over current threshold by one half of the peak-to-peak inductor ripple current, the OCL is triggered and the current is being limited, the output voltage tends to drop because the load demand is higher than what the converter can support. When the output voltage falls below 60% of the target voltage, the UVP comparator detects it, the output will be latched after a wait time of 256us. When the over current condition is removed, the output voltage is latched till the EN is toggled or re-power the power input.

#### 7.3.6 Over Voltage Protection

The TPS51396A has the over voltage protection feature. When the output voltage becomes higher than 125% of the target voltage, the OVP comparator output goes high, the output will be discharged after a wait time of 20  $\mu$ s. When the over voltage condition is removed, the output voltage is latched till the EN is toggled or re-power the power input.

#### 7.3.7 UVLO Protection

Undervoltage Lockout protection (UVLO) monitors the  $V_{IN}$  power input. When the voltage is lower than UVLO threshold voltage, the device is shut off and output is discharged. This is a non-latch protection.

#### 7.3.8 Output Voltage Discharge

The TPS51396A has the discharge function by using internal MOSFET about  $420\Omega$  R<sub>DS(on)</sub>, which is connected to the output terminal SW. The discharge is slow due to the lower current capability of the MOSFET.

#### 7.3.9 Thermal Shutdown

The TPS51396A monitors the internal die temperature. If the temperature exceeds the threshold value (typically 150°C), the device is shut off and the output will be discharged. This is a non-latched protection, the device restarts switching when the temperature goes below the thermal shutdown threshold.

### 7.4 Device Functional Modes

### 7.4.1 Light Load Operation

TPS51396A has a MODE pin which can setup three different modes of operation for light load running and 600 kHz/800 kHz/1 MHz switching frequency at heavy load .The light load running includes out-of-audio mode .advanced Eco-mode and force CCM mode.

Product Folder Links: TPS51396A

#### 7.4.2 Advanced Eco-mode™ Control

The advanced Eco-mode™ control scheme to maintain high light load efficiency. As the output current decreases from heavy load conditions, the inductor current is also reduced and eventually comes to a point where the rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode. The on-time is kept almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. This makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. The light load current where the transition to Eco-mode™ operation happens ( I<sub>OUT(LL)</sub> ) can be calculated from 方程式 3.

$$I_{OUT(LL)} = \frac{1}{2 \times L_{OUT} \times F_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$
(3)

After identifying the application requirements, design the output inductance ( $L_{OUT}$ ) so that the inductor peak-to-peak ripple current is approximately between 20% and 30% of the  $I_{OUT(max)}$  (peak current in the application). It is also important to size the inductor properly so that the valley current does not hit the negative low-side current limit.

#### 7.4.3 Out of Audio Mode

Out-of-Audio (OOA) light-load mode is a unique control feature that keeps the switching frequency above audible frequency towards a virtual no-load condition. During Out-of-Audio operation, the OOA control circuit monitors the states of both high-side and low-side MOSFETs and forces them switching if both MOSFETs are off for more than 28  $\mu$ s. When both high-side and low-side MOSFETs are off for more than 28  $\mu$ s during a light-load condition, the lowside FET will be on for discharge till reverse OC happens or output voltage drops to trigger the high-side FET on. This mode initiates one cycle of the low-side MOSFET and the high-side MOSFET turning on. Then, both MOSFETs stay turned off waiting for another 28  $\mu$ s.

If the MODE pin is selected to operate in OOA mode, when the device works at light load, the minimum switching frequency is above 25 kHz which avoids the audible noise in the system.

#### 7.4.4 Mode Selection

The device reads the voltage on the MODE pin during start-up and latches onto one of the MODE options listed below in  $\frac{1}{8}$  7-1 . The voltage on the MODE pin can be set by connecting this pin to the center tap of a resistor divider connected between VCC and AGND. A guideline for the top resistor ( $R_{M\_H}$ ) and the bottom resistor ( $R_{M\_L}$ ) is shown in  $\frac{1}{8}$  7-1, and 1% resistors are recommended. It is important that the voltage for the MODE pin is derived from the VCC rail only since internally this voltage is referenced to detect the MODE option. The MODE pin setting can be reset only by a VIN power cycling or EN toggle.

| * 1 11 mode 1 m recoloctor continge |                       |                      |                           |  |  |  |  |
|-------------------------------------|-----------------------|----------------------|---------------------------|--|--|--|--|
| $R_{M_H}(k\Omega)$                  | R <sub>M_L</sub> (kΩ) | Light Load Operation | Switching Frequency (kHz) |  |  |  |  |
| 330                                 | 5.1                   | Eco-mode             | 600                       |  |  |  |  |
| 330                                 | 15                    | Eco-mode             | 800                       |  |  |  |  |
| 330                                 | 27                    | Eco-mode             | 1000                      |  |  |  |  |
| 300                                 | 43                    | OOA mode             | 600                       |  |  |  |  |
| 150                                 | 33                    | OOA mode             | 800                       |  |  |  |  |
| 160                                 | 51                    | OOA mode             | 1000                      |  |  |  |  |

表 7-1. MODE Pin Resistor Settings

Copyright © 2021 Texas Instruments Incorporated





### 7.4.5 Standby Operation

The TPS51396A can be placed in standby mode by pulling the EN pin low. The device operates with a shutdown current of 2  $\mu$ A when in standby condition. EN pin is pulled low internally, when float, the part is disabled by default.

### 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **8.1 Application Information**

The schematic of 8-1 shows a typical application for TPS51396A with 1-V output. This design converts an input voltage range of 4.5 V to 24 V down to 1 V with a maximum output current of 8 A.

### 8.2 1V Output Typical Application



图 8-1. 1V/8A Reference Design with Eco-mode, Fsw = 600 kHz

#### 8.2.1 Design Requirements

表 8-1 lists the design parameters for this example.

|                          | PARAMETER                   | CONDITIONS                  | MIN | TYP      | MAX | UNIT                |
|--------------------------|-----------------------------|-----------------------------|-----|----------|-----|---------------------|
| OUTPUT                   |                             |                             |     |          |     |                     |
| V <sub>OUT</sub>         | Output voltage              |                             |     | 1        |     | V                   |
| I <sub>OUT</sub>         | Output current              |                             |     | 8        |     | Α                   |
| Δ V <sub>OUT</sub>       | Transient response          | 0 A - 8 A load step,2.5A/us |     | ±40      |     | mV                  |
| V <sub>IN</sub>          | Input voltage               |                             | 4.5 | 12       | 24  | V                   |
| V <sub>OUT(ripple)</sub> | Output voltage ripple (CCM) |                             |     | 18       |     | mV <sub>(P-P)</sub> |
| F <sub>SW</sub>          | Switching frequency         |                             |     | 600      |     | kHz                 |
|                          | Light load operating mode   |                             |     | Eco-mode |     |                     |
| T <sub>A</sub>           | Ambient temperature         |                             |     | 25       |     | °C                  |

#### 8.2.2 Detailed Design Procedure

### 8.2.2.1 External Component Selection

#### 8.2.2.1.1 Output Voltage Set Point

To change the output voltage of the application, it is necessary to change the value of the upper feedback resistor. By changing this resistor the user can change the output voltage above 0.6 V. See 方程式 4



$$V_{OUT} = 0.6 \times \left(1 + \frac{R_{UPPER}}{R_{LOWER}}\right)$$
 (4)

#### 8.2.2.1.2 Inductor Selection

The inductor ripple current is filtered by the output capacitor. A higher inductor ripple current means the output capacitor should have a ripple current rating higher than the inductor ripple current. See 表 8-2 for recommended inductor values.

The RMS and peak currents through the inductor can be calculated using 方程式 5 and 方程式 6. It is important that the inductor is rated to handle these currents.

$$I_{L(RMS)} = \sqrt{\left(I^{2}_{OUT} + \frac{1}{12} \times \left(\frac{V_{OUT} \times (V_{IN(max)} - V_{OUT})}{V_{IN(max)} \times L_{OUT} \times F_{SW}}\right)^{2}\right)}$$
(5)

$$I_{L(peak)} = I_{OUT} + \frac{I_{L(ripple)}}{2}$$
(6)

During transient and short-circuit conditions, the inductor current can increase up to the current limit of the device so it is safe to choose an inductor with a saturation current higher than the peak current under current limit condition.

#### 8.2.2.1.3 Output Capacitor Selection

After selecting the inductor the output capacitor needs to be optimized. In DCAP3<sup>™</sup>, the regulator reacts within one cycle to the change in the duty cycle so the good transient performance can be achieved without needing large amounts of output capacitance. The recommended output capacitance range is given in ₹ 8-2.

Ceramic capacitors have very low ESR, otherwise the maximum ESR of the capacitor should be less than  $V_{OUT(ripple)}/I_{OUT(ripple)}$ .

| ,, , , , , , , , , , , , , , , , , , , |                         |                         |                       |                       |                            |                            |                      |  |  |
|----------------------------------------|-------------------------|-------------------------|-----------------------|-----------------------|----------------------------|----------------------------|----------------------|--|--|
| V <sub>OUT</sub> (V)                   | R <sub>LOWER</sub> (kΩ) | R <sub>UPPER</sub> (kΩ) | F <sub>sw</sub> (kHz) | L <sub>OUT</sub> (µH) | C <sub>OUT(min)</sub> (µF) | C <sub>OUT(max)</sub> (µF) | C <sub>FF</sub> (PF) |  |  |
|                                        |                         |                         | 600                   | 0.47                  | 66                         | 500                        | -                    |  |  |
| 0.6                                    | 10                      | 0                       | 800                   | 0.33                  | 66                         | 500                        | -                    |  |  |
|                                        |                         |                         | 1000                  | 0.27                  | 66                         | 500                        | -                    |  |  |
|                                        |                         |                         | 600                   | 0.68                  | 66                         | 500                        | -                    |  |  |
| 1                                      | 30                      | 20                      | 800                   | 0.47                  | 66                         | 500                        | -                    |  |  |
|                                        |                         |                         | 1000                  | 0.33                  | 66                         | 500                        | -                    |  |  |
|                                        |                         |                         | 600                   | 1.5                   | 66                         | 500                        | 47-330               |  |  |
| 3.3                                    | 20                      | 90                      | 800                   | 1.2                   | 66                         | 500                        | 47-330               |  |  |
|                                        |                         |                         | 1000                  | 1                     | 66                         | 500                        | 47-330               |  |  |
|                                        |                         |                         | 600                   | 2.2                   | 66                         | 500                        | 47-330               |  |  |
| 5.0                                    | 30                      | 220                     | 800                   | 1.5                   | 66                         | 500                        | 47-330               |  |  |
|                                        |                         |                         |                       |                       |                            |                            |                      |  |  |

1.2

1000

表 8-2. Recommended Component Values

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

47-330

500

#### 8.2.2.1.4 Input Capacitor Selection

The TPS51396A requires input decoupling capacitors on power supply input VIN, and the bulk capacitors are needed depending on the application. The minimum input capacitance required is given in 方程式 7.

$$C_{IN(min)} = \frac{I_{OUT} \times V_{OUT}}{V_{INripple} \times V_{IN} \times F_{SW}}$$
(7)

TI recommends using a high-quality X5R or X7R input decoupling capacitors of 40  $\mu$ F on the input voltage pin VIN. The voltage rating on the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the application. The input ripple current is calculated by 方程式 8:

$$I_{CIN(rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN(min)}}} \times \frac{(V_{IN(min)} - V_{OUT})}{V_{IN(min)}}$$
(8)

A 1-µF ceramic capacitor is needed for the decoupling capacitor on VCC pin.



#### 8.2.3 Application Curves

图 8-2 through 图 8-15 apply to the circuit of 图 8-1.  $V_{IN}$  = 12 V.  $T_{J}$  = 25°C unless otherwise specified.



Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated







## 9 Power Supply Recommendations

The TPS51396A is intended to be powered by a well regulated dc voltage. The input voltage range is 4.5 to 24 V. TPS51396A is a buck converter. The input supply voltage must be greater than the desired output voltage for proper operation. Input supply current must be appropriate for the desired output current. If the input voltage supply is located far from the TPS51396A circuit, additional input bulk capacitance is recommended, typical values are  $100~\mu$  F to  $470~\mu$  F.

### 10 Layout

### 10.1 Layout Guidelines

- TI recommends a four-layer PCB for good thermal performance and with maximum ground plane. 3-inch × 3-inch, four-layer PCB with 2-oz copper is used as example.
- Place the decoupling capacitors right across VIN and VCC as close as possible.
- Place output inductor and capacitors with IC at the same layer, SW routing should be as short as possible to
  minimize EMI, and should be a width plane to carry big current, enough vias should be added to the GND
  connection of output capacitor and also as close to the output pin as possible.
- Place BST resistor and capacitor with IC at the same layer, close to BST and SW plane, >15 mil width trace is recommended to reduce line parasitic inductance.
- Feedback could be 20 mil and must be routed away from the switching node, BST node or other high efficiency signal.
- VIN trace must be wide to reduce the trace impedance and provide enough current capability.
- Place multiple vias under the device near VIN and GND and near input capacitors to reduce parasitic inductance and improve thermal performance

#### 10.2 Layout Example

图 10-1 shows the recommended top-side layout. Component reference designators are the same as the circuit shown in 图 8-1. Resistor divider for EN is not used in the circuit of 图 8-1, but are shown in the layout for reference.



图 10-1. Top-Layer Layout

### 11 Device and Documentation Support

### 11.1 Device Support

### 11.1.1 第三方产品免责声明

TI 发布的与第三方产品或服务有关的信息,不能构成与此类产品或服务或保修的适用性有关的认可,不能构成此类产品或服务单独或与任何 TI 产品或服务一起的表示或认可。

### 11.2 接收文档更新通知

要接收文档更新通知,请导航至 ti.com 上的器件产品文件夹。点击*订阅更新* 进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。

### 11.3 支持资源

TI E2E™ 支持论坛是工程师的重要参考资料,可直接从专家获得快速、经过验证的解答和设计帮助。搜索现有解答或提出自己的问题可获得所需的快速设计帮助。

链接的内容由各个贡献者"按原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的《使用条款》。

#### 11.4 Trademarks

Eco-mode<sup>™</sup>, D-CAP3<sup>™</sup>, ULQ<sup>™</sup>, Eco-Mode<sup>™</sup>, HotRod<sup>™</sup>, DCAP3<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

所有商标均为其各自所有者的财产。

### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

### 重要声明和免责声明

TI 提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他安全、安保或其他要求。这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款 (https://www.ti.com/legal/termsofsale.html) 或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021,德州仪器 (TI) 公司 www.ti.com 18-Nov-2024

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TPS51396ARJER    | ACTIVE | VQFN-HR      | RJE                | 20   | 3000           | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 51396A                  | Samples |
| TPS51396ARJET    | ACTIVE | VQFN-HR      | RJE                | 20   | 250            | RoHS & Green | SN                            | Level-2-260C-1 YEAR | -40 to 125   | 51396A                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 18-Nov-2024

3 x 3, 0.45 mm pitch

QUAD FLATPACK- NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224683/A



PLASTIC QUAD FLATPACK- NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK- NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations..



### 重要声明和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的应用。严禁对这些资源进行其他复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024,德州仪器 (TI) 公司