











**TPS767** SLVS208J -MAY 1999-REVISED AUGUST 2015

# TPS767xxQ Fast-Transient-Response 1-A Low-Dropout Linear Regulators

### **Features**

- 1 A Low-Dropout Voltage Regulator
- Available in 1.5-V, 1.8-V, 2.5-V, 2.7-V, 2.8-V, 3.0-V, 3.3-V, 5.0-V Fixed Output and Adjustable Versions
- Dropout Voltage Down to 230 mV at 1 A (TPS76750)
- Ultralow 85 µA Typical Quiescent Current
- Fast Transient Response
- 2% Tolerance Over Specified Conditions for **Fixed-Output Versions**
- Open Drain Power-On Reset With 200-ms Delay (See TPS768xx for PG Option)
- 8-Pin SOIC and 20-Pin TSSOP PowerPAD™ (PWP) Package
- Thermal Shutdown Protection

## TPS76733 Dropout Voltage vs Free-air **Temperature**



# 2 Description

This device is designed to have a fast transient response and be stable with 10 µF low ESR This combination provides performance at a reasonable cost.

Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (typically 230 mV at an output current of 1 A for the TPS76750) and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (typically 85 µA over the full range of output current, 0 mA to 1 A). These two key specifications yield a significant improvement in operating life for battery-powered systems. This LDO family also features a sleep mode; applying a TTL high signal to EN (enable) shuts down the regulator, reducing the quiescent current to 1  $\mu$ A at T<sub>J</sub> = 25°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
| TDC7C7vv    | SOIC (8)    | 4.90 mm × 3.91 mm |
| TPS767xx    | HTSSOP (20) | 6.50 mm x 4.40 mm |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### **TPS76733 Load Transient Response**





| Table of C | ontents |
|------------|---------|
|------------|---------|

| 1 | Features 1                           |    | 9.2 Functional Block Diagram                     | 13 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| 2 | Description 1                        |    | 9.3 Feature Description                          | 14 |
| 3 | Revision History2                    |    | 9.4 Device Functional Modes                      | 15 |
| 4 | Description (Continued)3             |    | 9.5 Programming                                  | 15 |
| 5 | Device Options                       | 10 | Application and Implementation                   | 16 |
| 6 | Pin Configuration and Functions 4    |    | 10.1 Application Information                     | 16 |
| 7 | Specifications                       |    | 10.2 Typical Application                         | 16 |
| ′ | 7.1 Absolute Maximum Ratings 5       | 11 | Layout                                           | 18 |
|   | 7.1 Absolute Maximum Ratings         |    | 11.1 Power Dissipation and Junction Temperature  | 18 |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support                 | 19 |
|   | 7.4 Thermal Information              |    | 12.1 Related Links                               | 19 |
|   | 7.5 Electrical Characteristics       |    | 12.2 Community Resources                         | 19 |
|   | 7.6 Typical Characteristics          |    | 12.3 Trademarks                                  | 19 |
| 8 | Parameter Measurement Information    |    | 12.4 Electrostatic Discharge Caution             | 19 |
| 9 | Detailed Description                 |    | 12.5 Glossary                                    | 19 |
| J | 9.1 Overview                         | 13 | Mechanical, Packaging, and Orderable Information | 19 |

# 3 Revision History

# Changes from Revision I (January 2004) to Revision J

**Page** 

Added ESD Ratings table, Overview section, Feature Description section, Device Functional Modes, Application and Implementation section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.



# 4 Description (Continued)

The RESET output of the TPS767xx initiates a reset in microcomputer and microprocessor systems in the event of an undervoltage condition. An internal comparator in the TPS767xx monitors the output voltage of the regulator to detect an undervoltage condition on the regulated output voltage.

The TPS767xx is offered in 1.5-V, 1.8-V, 2.5-V, 2.7-V, 2.8-V, 3.0-V, 3.3-V, and 5.0-V fixed-voltage versions and in an adjustable version (programmable over the range of 1.5 V to 5.5 V). Output voltage tolerance is specified as a maximum of 2% over line, load, and temperature ranges. The TPS767xx family is available in 8-pin SOIC and 20-pin PWP packages.

# 5 Device Options

| PART           | NO. <sup>(1)</sup> | VOLTAGE OPTIONS<br>(V)    |
|----------------|--------------------|---------------------------|
| TSSOP<br>(PWP) | SOIC<br>(D)        | ТҮР                       |
| TPS76750Q      | TPS76750Q          | 5                         |
| TPS76733Q      | TPS76733Q          | 3.3                       |
| TPS76730Q      | TPS76730Q          | 3                         |
| TPS76728Q      | TPS76728Q          | 2.8                       |
| TPS76727Q      | TPS76727Q          | 2.7                       |
| TPS76725Q      | TPS76725Q          | 2.5                       |
| TPS76718Q      | TPS76718Q          | 1.8                       |
| TPS76715Q      | TPS76715Q          | 1.5                       |
| TPS76701Q      | TPS76701Q          | Adjustable 1.5 V to 5.5 V |

<sup>(1)</sup> The TPS76701 is programmable using an external resistor divider (see application information). The D and PWP packages are available taped and reeled. Add an R suffix to the device type (e.g., TPS76701QDR).



# 6 Pin Configuration and Functions

#### PWP Package 20 Pin HTSSOP Top View



NC - No internal connection



#### **Pin Functions**

|              | PIN                         | I/O | DESCRIPTION                                                                 |  |
|--------------|-----------------------------|-----|-----------------------------------------------------------------------------|--|
| NAME         | NAME NO.                    |     | DESCRIPTION                                                                 |  |
| SOIC PACKAGE |                             |     |                                                                             |  |
| EN           | 2                           | I   | Enable input                                                                |  |
| FB/NC        | 7                           | I   | Feedback input voltage for adjustable device (no connect for fixed options) |  |
| GND          | 1                           |     | Regulator ground                                                            |  |
| IN           | 3, 4                        | I   | Input voltage                                                               |  |
| OUT          | 5, 6                        | 0   | Regulated output voltage                                                    |  |
| RESET        | 8                           | 0   | RESET output                                                                |  |
| HTSSOP PACK  | AGE                         |     |                                                                             |  |
| EN           | 5                           | 1   | Enable input                                                                |  |
| FB/NC        | 15                          | I   | Feedback input voltage for adjustable device (no connect for fixed options) |  |
| GND          | 3                           |     | Regulator ground                                                            |  |
| GND/HSINK    | 1, 2, 9, 10, 11, 12, 19, 20 |     | Ground/heatsink                                                             |  |
| IN           | 6, 7                        | I   | Input voltage                                                               |  |
| NC           | 4, 8, 17, 18                |     | No connect                                                                  |  |
| OUT          | 13, 14                      | 0   | Regulated output voltage                                                    |  |
| RESET        | 16                          | 0   | RESET output                                                                |  |



# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                  |                                      | MIN       | MAX             | UNIT |
|------------------|--------------------------------------|-----------|-----------------|------|
| $V_{I}$          | Input voltage range <sup>(2)</sup>   | -0.3      | 13.5            | V    |
|                  | Voltage range at EN                  | -0.3      | $V_1 + 0.3$     | V    |
|                  | Maximum RESET voltage                |           | 16.5            |      |
|                  | Peak output current                  | Interna   | ally limited    |      |
| $V_{O}$          | Output voltage (OUT, FB)             |           | 7               | V    |
|                  | Continuous total power dissipation   | See Thern | nal Information |      |
| TJ               | Operating junction temperature range | -40       | 125             | °C   |
| T <sub>stg</sub> | Storage temperature range            | -65       | 150             | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 7.2 ESD Ratings

|                    |                         |                                                                  | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | 2000  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                               |                                | MIN | MAX | UNIT |
|-------------------------------|--------------------------------|-----|-----|------|
| $V_{I}^{(1)}$                 | Input voltage                  | 2.7 | 10  | V    |
| Vo                            | Output voltage range           | 1.2 | 5.5 | V    |
| I <sub>O</sub> <sup>(2)</sup> | Output current                 | 0   | 1.0 | Α    |
| $T_J^{(2)}$                   | Operating junction temperature | -40 | 125 | °C   |

<sup>(1)</sup> Maximum  $V_{IN} = V_{OUT} + V_{DO}$  or 2.7V, whichever is greater.

# 7.4 Thermal Information

|                       |                                              | TPS767       | ΧΧQ      |      |
|-----------------------|----------------------------------------------|--------------|----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PWP (HTSSOP) | D (SOIC) | UNIT |
|                       |                                              | (20 PINS)    | (8 PINS) |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 35.8         | 106.9    | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 26.1         | 52.5     | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 8.7          | 47.7     | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.4          | 9.0      | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 8.6          | 47.1     | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.6          | n/a      | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltage values are with respect to network terminal ground.

<sup>2)</sup> Continuous current and operating junction temperature are limited by internal protection circuitry, but it is not recommended that the device operate under conditions beyond those specified in this table for extended periods of time.



# 7.5 Electrical Characteristics

 $V_I = V_{O(typ)} + 1$  V,  $I_O = 1$  mA,  $\overline{EN} = 0$  V,  $C_o = 10~\mu F$  (over recommended operating free-air temperature range, unless otherwise noted)

| PARAMETER              |                           |                                                                                                                      | TEST C                                                         | ONDITIONS                                                                                     | MIN                | TYP   | MAX                | UNIT    |
|------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|--------------------|-------|--------------------|---------|
|                        |                           | TD070704                                                                                                             | $1.5 \text{ V} \le \text{V}_0 \le 5.5 \text{ V},$              | T <sub>J</sub> = 25°C                                                                         |                    | Vo    |                    | .,      |
|                        |                           | TPS76701                                                                                                             | $1.5 \text{ V} \le \text{V}_{\text{O}} \le 5.5 \text{ V},$     | T <sub>J</sub> = −40°C to 125°C                                                               | 0.98V <sub>O</sub> |       | 1.02V <sub>O</sub> | V       |
|                        |                           | TD070745                                                                                                             | T <sub>J</sub> = 25°C,                                         | 2.7 V < V <sub>IN</sub> < 10 V                                                                |                    | 1.5   |                    |         |
|                        |                           | TPS76715                                                                                                             | $T_J = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C},$   | 2.7 V < V <sub>IN</sub> < 10 V                                                                | 1.470              |       | 1.530              | V       |
|                        |                           | TD070740                                                                                                             | T <sub>J</sub> = 25°C,                                         | 2.8 V < V <sub>IN</sub> < 10 V                                                                |                    | 1.8   |                    | V       |
|                        |                           | TPS76718                                                                                                             | $T_J = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C},$   | 2.8 V < V <sub>IN</sub> < 10 V                                                                | 1.7646             |       | 1.836              | V       |
|                        | TD070705                  | T <sub>J</sub> = 25°C,                                                                                               | 3.5 V < V <sub>IN</sub> < 10 V                                 |                                                                                               | 2.5                |       | V                  |         |
|                        |                           | TPS76725 $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}, \qquad 3.5 \text{ V} < V_{\text{IN}} < 10 \text{ V}$ 2. | 2.450                                                          |                                                                                               | 2.550              | V     |                    |         |
| Output voltage         | TD070707                  | T <sub>J</sub> = 25°C,                                                                                               | 3.7 V < V <sub>IN</sub> < 10 V                                 |                                                                                               | 2.7                |       | .,                 |         |
| (10 μA to              | 1 A load)                 | TPS76727                                                                                                             | $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C},$           | 3.7 V < V <sub>IN</sub> < 10 V                                                                | 2.646              |       | 2.754              | V       |
|                        |                           | TD070700                                                                                                             | T <sub>J</sub> = 25°C,                                         | 3.8 V < V <sub>IN</sub> < 10 V                                                                |                    | 2.8   |                    | V 6     |
|                        |                           | TPS76728                                                                                                             | $T_{J} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C},$ | 3.8 V < V <sub>IN</sub> < 10 V                                                                | 2.7446             |       | 2.856              |         |
|                        |                           | TD07070                                                                                                              | T <sub>J</sub> = 25°C,                                         | 4.0 V < V <sub>IN</sub> < 10 V                                                                |                    | 3     |                    | V       |
|                        |                           | TPS76730                                                                                                             | $T_{J} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C},$ | 4.0 V < V <sub>IN</sub> < 10 V                                                                | 2.9400             |       | 3.060              | V       |
|                        |                           | TD070700                                                                                                             | T <sub>J</sub> = 25°C,                                         | 4.3 V < V <sub>IN</sub> < 10 V                                                                |                    | 3.3   |                    |         |
|                        | TPS76733                  | $T_{J} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C},$                                                       | 4.3 V < V <sub>IN</sub> < 10 V                                 | 3.2346                                                                                        |                    | 3.366 |                    |         |
|                        |                           | TD070750                                                                                                             | T <sub>J</sub> = 25°C,                                         | 6.0 V < V <sub>IN</sub> < 10 V                                                                |                    | 5     |                    |         |
| TPS/6/                 |                           | TPS76750                                                                                                             | $T_{J} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C},$ | 6.0 V < V <sub>IN</sub> < 10 V                                                                | 4.900              |       | 5.100              |         |
|                        |                           |                                                                                                                      | 10 μA < I <sub>O</sub> < 1 A,                                  | T <sub>J</sub> = 25°C                                                                         |                    | 85    |                    | μΑ      |
| Quiescen               | t current (GND current    | ) EN = 0V                                                                                                            | I <sub>O</sub> = 1 A,                                          | $T_J = -40^{\circ}C$ to 125°C                                                                 |                    |       | 125                |         |
| Output vo              | oltage line regulation (Δ | VO/VO)                                                                                                               | V <sub>O</sub> + 1 V < VI ≤ 10 V,                              | T <sub>J</sub> = 25°C                                                                         |                    | 0.01  |                    | %/V     |
| Load regu              | ulation                   |                                                                                                                      |                                                                |                                                                                               |                    | 3     |                    | mV      |
| Output no              | oise voltage              | TPS76718                                                                                                             | BW = 200 Hz to 100 kHz,                                        | I <sub>C</sub> = 1 A,                                                                         |                    | 55    |                    | μVrms   |
| Output no              | nse voltage               | 17370710                                                                                                             | $C_0 = 10 \ \mu F$ ,                                           | $T_J = 25^{\circ}C$                                                                           |                    | 33    |                    | μνιιιιδ |
| Output cu              | ırrent limit              |                                                                                                                      | V <sub>O</sub> = 0 V                                           |                                                                                               | 1.2                | 1.7   | 2                  | Α       |
| Thermal s              | shutdown junction temp    | perature                                                                                                             |                                                                |                                                                                               |                    | 150   |                    | °C      |
|                        |                           |                                                                                                                      | $\overline{EN} = VI,$                                          | $T_J = 25$ °C, 2.7 V < $V_I$ < 10 V                                                           |                    | 1     |                    | μΑ      |
| Standby of             | current                   |                                                                                                                      | <del>EN</del> = Ⅵ,                                             | $T_J = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C},$<br>2.7 V < V <sub>I</sub> < 10 V |                    |       | 10                 | μΑ      |
| FB input of            | current                   | TPS76701                                                                                                             | FB = 1.5 V                                                     |                                                                                               |                    | 2     |                    | nA      |
| High level             | l enable input voltage    |                                                                                                                      |                                                                |                                                                                               | 1.7                |       |                    | V       |
| Low level              | enable input voltage      |                                                                                                                      |                                                                |                                                                                               |                    |       | 0.9                | V       |
| Power su               | pply ripple rejection     |                                                                                                                      | $f = 1 \text{ kHz}, C_0 = 10 \mu\text{F},$                     | T <sub>J</sub> = 25°C                                                                         |                    | 60    |                    | dB      |
|                        | Minimum input voltag      | ge for valid                                                                                                         | I <sub>O(RESET)</sub> = 300 μA                                 |                                                                                               |                    | 1.1   |                    |         |
| Trip threshold voltage |                           | V <sub>O</sub> decreasing                                                                                            |                                                                | 92                                                                                            |                    | 98    |                    |         |
| Reset                  | Hysteresis voltage        |                                                                                                                      | Measured at V <sub>O</sub>                                     |                                                                                               |                    | 0.5   |                    |         |
|                        | Output low voltage        |                                                                                                                      | V <sub>I</sub> = 2.7 V,                                        | I <sub>O(RESET)</sub> = 1 mA                                                                  |                    | 0.15  | 0.4                |         |
|                        | Leakage current           |                                                                                                                      | V <sub>(RESET)</sub> = 5 V                                     | •                                                                                             |                    |       | 1                  |         |
|                        | RESET time-out dela       | ıy                                                                                                                   |                                                                |                                                                                               |                    | 200   |                    |         |
|                        | · (EV)                    |                                                                                                                      | <u>EN</u> = 0 V                                                |                                                                                               | -1                 | 0     | 1                  |         |
| Input curr             | ent (EN)                  |                                                                                                                      | EN = VI                                                        |                                                                                               | -1                 |       | 1                  | μA      |



# **Electrical Characteristics (continued)**

 $V_I = V_{O(typ)} + 1$  V,  $I_O = 1$  mA,  $\overline{EN} = 0$  V,  $C_o = 10~\mu F$  (over recommended operating free-air temperature range, unless otherwise noted)

| surior mod notical) |          |                                 |                                                               |     |         |        |
|---------------------|----------|---------------------------------|---------------------------------------------------------------|-----|---------|--------|
| PARAMETER           | ₹        |                                 | TEST CONDITIONS                                               | MIN | TYP MAX | UNIT   |
|                     | TD076700 | 1 1 1                           | $T_J = 25^{\circ}C$                                           |     | 500     | mV     |
|                     | TPS76728 | I <sub>O</sub> = 1 A            | $T_J = -40$ °C to 125°C                                       |     | 82      | 5 1111 |
|                     | TPS76730 | 1 1 1                           | T <sub>J</sub> = 25°C                                         |     | 450     | mV     |
| Dropout voltage (1) | 125/6/30 | I <sub>O</sub> = 1 A            | $T_J = -40$ °C to 125°C                                       |     | 67      | 5 1111 |
| Dropout voltage (7) | TD070700 | $T_{\rm L} = 25^{\circ}{\rm C}$ | T <sub>J</sub> = 25°C                                         |     | 350     | mV     |
|                     | TPS76733 | I <sub>O</sub> = 1 A            | $T_{J} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ |     | 57:     | 5 mv   |
|                     | TD076750 | 1 1 1                           | T <sub>J</sub> = 25°C                                         |     | 230     | m)/    |
|                     | TPS76750 | I <sub>O</sub> = 1 A            | $T_J = -40$ °C to 125°C                                       |     | 38      | mV     |

(1) IN voltage equals V<sub>O</sub>(typ) - 100 mV; TPS76701 output voltage set to 3.3 V nominal with external resistor divider. TPS76715, TPS76718, TPS76725, and TPS76727 dropout voltage limited by input voltage range limitations (i.e., TPS76730 input voltage needs to drop to 2.9 V for purpose of this test).



Figure 1. Timing Diagram



# 7.6 Typical Characteristics

# **Table 1. Table of Graphs**

|                 |                                                   |                         | FIGURE                       |
|-----------------|---------------------------------------------------|-------------------------|------------------------------|
| .,              | Outroot walks as                                  | vs Output current       | Figure 2, Figure 3, Figure 4 |
| Vo              | Output voltage                                    | vs Free-air temperature | Figure 5, Figure 6, Figure 7 |
|                 | Ground current                                    | vs Free-air temperature | Figure 8, Figure 9           |
|                 | Power supply ripple rejection                     | vs Frequency            | Figure 10                    |
|                 | Output spectral noise density                     | vs Frequency            | Figure 11                    |
|                 | Input voltage (min)                               | vs Output voltage       | Figure 12                    |
| Z <sub>o</sub>  | Output impedance                                  | vs Frequency            | Figure 13                    |
| √ <sub>DO</sub> | Dropout voltage                                   | vs Free-air temperature | Figure 14                    |
|                 | Line transient response                           |                         | Figure 15, Figure 16         |
|                 | Load transient response                           |                         | Figure 17, Figure 18         |
| V <sub>O</sub>  | Output voltage                                    | vs Time                 | Figure 19                    |
|                 | Dropout voltage                                   | vs Input voltage        | Figure 20                    |
|                 | Equivalent series resistance (ESR) <sup>(1)</sup> | vs Output current       | Figure 21–Figure 24          |

(1) Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to C<sub>o</sub>.









 $V_{I} = 3.5 V$ 

$$T_A = 25^{\circ}C$$





 $V_1 = 2.7 V$ 

Figure 6. TPS76715 Output Voltage vs Free-Air Temperature



 $V_{I} = 4.3 \ V$ 

Figure 8. TPS76733 Ground Current vs Free-Air Temperature



 $V_1 = 4.3 \text{ V}$ 

Figure 5. TPS76733 Output Voltage vs Free-Air Temperature



 $V_1 = 3.5 \text{ V}$ 

Figure 7. TPS767125 Output Voltage vs Free-Air Temperature



 $V_1 = 2.7 \text{ V}$ 

Figure 9. TPS76715 Ground Current vs Free-Air Temperature







$$C_0 = 10 \mu F$$
  
 $T_A = 25^{\circ}C$ 

Figure 10. TPS76733 Power Supply Ripple Rejection vs Frequency



 $V_1 = 4.3 \text{ V}$ 

$$C_o = 10 \mu F$$

$$T_A = 25^{\circ}C$$

Figure 11. TPS76733 Output Spectral Noise Density vs Frequency



 $I_O = 1 A$ 

Figure 12. Input Voltage (MIN) vs Output Voltage



 $V_1 = 4.3 \text{ V}$ 



 $T_A = 25^{\circ}C$ 

Figure 13. TPS76733 Output Impedance vs Frequency



 $C_O = 10 \mu F$ 

Figure 14. TPS76733 Dropout Voltage vs Free-Air Temperature



 $C_0 = 10 \, \mu F$ 

 $T_A = 25^{\circ}C$ 

Figure 15. TPS76715 Line Transient Response





$$C_O = 10 \ \mu F$$

$$T_A = 25^{\circ}C$$





 $C_O = 10 \mu F$ 

 $I_O = 1 A$ 

Copyright © 1999-2015, Texas Instruments Incorporated

$$T_A = 25$$
°C

# Figure 18. TPS76733 Load Transient Response



Figure 20. TPS76701 Dropout Voltage vs Input Voltage



$$C_O = 10 \mu F$$

$$T_A = 25^{\circ}C$$

Figure 17. TPS76733 Line Transient Response



 $C_0 = 10 \, \mu F$ 

$$I_0 = 1 A$$

 $T_A = 25^{\circ}C$ 

Figure 19. TJPS7633 Output Voltage vs Time (At Startup)



 $V_O = 3.3 \text{ V}$  $V_I = 4.3 \text{ A}$ 

$$C_0 = 4.7 \mu F$$
  
 $T_A = 25^{\circ}C$ 

Figure 21. Typical Region of Stability Equivalent Series Resistance vs Output Current





# 8 Parameter Measurement Information



Figure 25. Test Circuit for Typical Regions of Stability (Figure 21 through Figure 24) (Fixed Output Options)



# 9 Detailed Description

#### 9.1 Overview

The TPS767xx features very low quiescent current, which remains virtually constant even with varying loads. Conventional LDO regulators use a pnp pass element, the base current of which is directly proportional to the load current through the regulator ( $I_B = I_C/\beta$ ). The TPS767xx uses a PMOS transistor to pass current; because the gate of the PMOS is voltage driven, operating current is low and invariable over the full load range.

Another pitfall associated with the pnp-pass element is its tendency to saturate when the device goes into dropout. The resulting drop in  $\beta$  forces an increase in  $I_B$  to maintain the load. During power up, this translates to large start-up currents. Systems with limited supply current may fail to start up. In battery-powered systems, it means rapid battery discharge when the voltage decays below the minimum required for regulation. The TPS767xx quiescent current remains low even when the regulator drops out, eliminating both problems.

The TPS767xx family also features a shutdown mode that places the output in the high-impedance state (essentially equal to the feedback-divider resistance) and reduces quiescent current to 2  $\mu$ A. If the shutdown feature is not used, EN should be tied to ground.

#### 9.2 Functional Block Diagram



Figure 26. Adjustable Version

## Functional Block Diagram (continued)



Figure 27. Fixed-Voltage Version

### 9.3 Feature Description

#### 9.3.1 FB—Pin Connection (adjustable version only)

The FB pin is an input pin to sense the output voltage and close the loop for the adjustable option. The output voltage is sensed through a resistor divider network to close the loop as shown in Figure 28. Normally, this connection should be as short as possible; however, the connection can be made near a critical circuit to improve performance at that point. Internally, FB connects to a high-impedance wide-bandwidth amplifier and noise pickup feeds through to the regulator output. Routing the FB connection to minimize/avoid noise pickup is essential.

#### 9.3.2 Reset Indicator

The TPS767xx features a RESET output that can be used to monitor the status of the regulator. The internal comparator monitors the output voltage: when the output drops to between 92% and 98% of its nominal regulated value, the RESET output transistor turns on, taking the signal low. The open-drain output requires a pullup resistor. If not used, it can be left floating. RESET can be used to drive power-on reset circuitry or as a low-battery indicator. RESET does not assert itself when the regulated output voltage falls outside the specified 2% tolerance, but instead reports an output voltage low relative to its nominal regulated value (refer to Figure 1 timing diagram for start-up sequence).

#### 9.3.3 Regulator Protection

The TPS767xx PMOS-pass transistor has a built-in back diode that conducts reverse currents when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. When extended reverse voltage is anticipated, external limiting may be appropriate.

The TPS767xx also features internal current limiting and thermal protection. During normal operation, the TPS767xx limits output current to approximately 1.7 A. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power dissipation ratings of the package. If the temperature of the device exceeds 150°C(typ), thermal-protection circuitry shuts it down. Once the device has cooled below 130°C(typ), regulator operation resumes.



#### 9.4 Device Functional Modes

## 9.4.1 Minimum Load Requirements

The TPS767xx family is stable even at zero load; no minimum load is required for operation.

#### 9.5 Programming

## 9.5.1 Programming the TPS76701 Adjustable LDO Regulator

The output voltage of the TPS76701 adjustable regulator is programmed using an external resistor divider as shown in Figure 28. The output voltage is calculated using:

$$V_{O} = V_{ref} \times \left(1 + \frac{R1}{R2}\right) \tag{1}$$

Where: f = 1.1834 V typ (the internal reference voltage)

Resistors R1 and R2 should be chosen for approximately 50- $\mu$ A divider current. Lower value resistors can be used but offer no inherent advantage and waste more power. Higher values should be avoided as leakage currents at FB increase the output voltage error. The recommended design procedure is to choose R2 = 30.1 k $\Omega$  to set the divider current at 50  $\mu$ A and then calculate R1 using:

$$R1 = \left(\frac{V_{O}}{V_{ref}} - 1\right) \times R2 \tag{2}$$



# OUTPUT VOLTAGE PROGRAMMING GUIDE

| OUTPUT<br>VOLTAGE | R1   | R2   | UNIT |
|-------------------|------|------|------|
| 2.5 V             | 33.2 | 30.1 | kΩ   |
| 3.3 V             | 53.6 | 30.1 | kΩ   |
| 3.6 V             | 61.9 | 30.1 | kΩ   |
| 4.75 V            | 90.8 | 30.1 | kΩ   |

Figure 28. TPS76701 Adjustable LDO Regulator Programming



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

The TPS767xx family includes eight fixed-output voltage regulators (1.5 V, 1.8 V, 2.5 V, 2.7 V, 2.8 V, 3.0 V, 3.3 V, and 5.0 V), and an adjustable regulator, the TPS76701 (adjustable from 1.5 V to 5.5 V).

# 10.1.1 External Capacitor Requirements

An input capacitor is not usually required; however, a ceramic bypass capacitor (0.047  $\mu$ F or larger) improves load transient response and noise rejection if the TPS767xx is located more than a few inches from the power supply. A higher-capacitance electrolytic capacitor may be necessary if large (hundreds of milliamps) load transients with fast rise times are anticipated.

Like all low dropout regulators, the TPS767xx requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance value is 10  $\mu F$  and the ESR (equivalent series resistance) must be between 50 m $\Omega$  and 1.5  $\Omega$ . Capacitor values 10  $\mu F$  or larger are acceptable, provided the ESR is less than 1.5  $\Omega$ . Solid tantalum electrolytic, aluminum electrolytic, and multilayer ceramic capacitors are all suitable, provided they meet the requirements described above. Most of the commercially available 10  $\mu F$  surface-mount ceramic capacitors, including devices from Sprague and Kemet, meet the ESR requirements stated above.

# 10.2 Typical Application



Figure 29. Typical Application Circuit (Fixed Versions)



# **Typical Application (continued)**



(1) See application information section for capacitor selection details.

Figure 30. Typical Application Configuration (For Fixed Output Options)



# 11 Layout

### 11.1 Power Dissipation and Junction Temperature

Specified regulator operation is assured to a junction temperature of 125°C; the maximum junction temperature should be restricted to 125°C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation,  $P_{D(max)}$ , and the actual dissipation,  $P_D$ , which must be less than or equal to  $P_{D(max)}$ .

The maximum-power-dissipation limit is determined using the following equation:

$$P_{D(max)} = \frac{T_{J} max - T_{A}}{R_{\theta JA}}$$
(3)

Where:

T<sub>J</sub>max is the maximum allowable junction temperature.

 $R_{\theta JA}$  is the thermal resistance junction-to-ambient for the package, i.e., 172°C/W for the 8-terminal SOIC and 32.6°C/W for the 20-terminal PWP with no airflow.

 $T_A$  is the ambient temperature.

The regulator dissipation is calculated using:

$$P_{D} = (V_{I} - V_{O}) \times I_{O}$$

$$(4)$$

Power dissipation resulting from quiescent current is negligible. Excessive power dissipation will trigger the thermal protection circuit.



# 12 Device and Documentation Support

#### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

**Table 2. Related Links** 

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS & SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|---------------------|------------------|---------------------|
| TPS76715 | Click here     | Click here   | Click here          | Click here       | Click here          |
| TPS76718 | Click here     | Click here   | Click here          | Click here       | Click here          |
| TPS76725 | Click here     | Click here   | Click here          | Click here       | Click here          |
| TPS76727 | Click here     | Click here   | Click here          | Click here       | Click here          |
| TPS76728 | Click here     | Click here   | Click here          | Click here       | Click here          |
| TPS76730 | Click here     | Click here   | Click here          | Click here       | Click here          |
| TPS76733 | Click here     | Click here   | Click here          | Click here       | Click here          |
| TPS76750 | Click here     | Click here   | Click here          | Click here       | Click here          |
| TPS76701 | Click here     | Click here   | Click here          | Click here       | Click here          |

# 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





www.ti.com 2-May-2025

# **PACKAGING INFORMATION**

| Orderable<br>part number | Status (1) | Material type | Package   Pins    | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|--------------------------|------------|---------------|-------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS76701QD               | Active     | Production    | SOIC (D)   8      | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76701            |
| TPS76701QDR              | Active     | Production    | SOIC (D)   8      | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76701            |
| TPS76701QPWP             | Active     | Production    | HTSSOP (PWP)   20 | 70   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76701          |
| TPS76701QPWPR            | Active     | Production    | HTSSOP (PWP)   20 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76701          |
| TPS76715QD               | Active     | Production    | SOIC (D)   8      | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76715            |
| TPS76715QDR              | Active     | Production    | SOIC (D)   8      | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76715            |
| TPS76715QPWP             | Active     | Production    | HTSSOP (PWP)   20 | 70   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76715          |
| TPS76718QD               | Active     | Production    | SOIC (D)   8      | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76718            |
| TPS76718QDR              | Active     | Production    | SOIC (D)   8      | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76718<br>X       |
| TPS76718QPWP             | Active     | Production    | HTSSOP (PWP)   20 | 70   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76718          |
| TPS76718QPWPR            | Active     | Production    | HTSSOP (PWP)   20 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76718          |
| TPS76725QD               | Active     | Production    | SOIC (D)   8      | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76725            |
| TPS76725QPWP             | Active     | Production    | HTSSOP (PWP)   20 | 70   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76725          |
| TPS76725QPWPR            | Active     | Production    | HTSSOP (PWP)   20 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76725          |
| TPS76727QD               | Active     | Production    | SOIC (D)   8      | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76727            |
| TPS76727QPWP             | Active     | Production    | HTSSOP (PWP)   20 | 70   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76727          |
| TPS76728QD               | Active     | Production    | SOIC (D)   8      | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76728            |
| TPS76730QD               | Active     | Production    | SOIC (D)   8      | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76730            |
| TPS76730QPWP             | Active     | Production    | HTSSOP (PWP)   20 | 70   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76730          |
| TPS76730QPWPR            | Active     | Production    | HTSSOP (PWP)   20 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76730          |
| TPS76733QD               | Active     | Production    | SOIC (D)   8      | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76733            |
| TPS76733QDR              | Active     | Production    | SOIC (D)   8      | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76733            |
| TPS76733QPWP             | Active     | Production    | HTSSOP (PWP)   20 | 70   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76733          |
| TPS76733QPWPR            | Active     | Production    | HTSSOP (PWP)   20 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76733          |
| TPS76750QD               | Active     | Production    | SOIC (D)   8      | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76750            |
| TPS76750QDR              | Active     | Production    | SOIC (D)   8      | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 76750            |
| TPS76750QPWP             | Active     | Production    | HTSSOP (PWP)   20 | 70   TUBE             | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76750          |
| TPS76750QPWPR            | Active     | Production    | HTSSOP (PWP)   20 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | PT76750          |

PACKAGE OPTION ADDENDUM

www.ti.com 2-May-2025

- (1) Status: For more details on status, see our product life cycle.
- (2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.
- (3) RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS767:

Automotive: TPS767-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects



www.ti.com 5-Dec-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS76701QDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS76701QPWPR | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TPS76715QDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS76718QDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS76718QPWPR | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TPS76725QPWPR | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TPS76730QPWPR | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TPS76733QDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS76733QPWPR | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |
| TPS76750QDR   | SOIC            | D                  | 8  | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TPS76750QPWPR | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |



www.ti.com 5-Dec-2023



\*All dimensions are nominal

| 7 til dilliciololio die nominal |              |                 |      |      |             |            |             |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| TPS76701QDR                     | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TPS76701QPWPR                   | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS76715QDR                     | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TPS76718QDR                     | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TPS76718QPWPR                   | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS76725QPWPR                   | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS76730QPWPR                   | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS76733QDR                     | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TPS76733QPWPR                   | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |
| TPS76750QDR                     | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TPS76750QPWPR                   | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |



www.ti.com 5-Dec-2023

# **TUBE**



### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TPS76701QD     | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS76701QPWP   | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS76701QPWPG4 | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS76715QD     | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS76715QPWP   | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS76718QD     | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS76718QPWP   | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS76725QD     | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS76725QPWP   | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS76725QPWPG4 | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS76727QD     | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS76727QPWP   | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS76728QD     | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS76730QD     | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS76730QPWP   | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS76730QPWPG4 | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS76733QD     | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS76733QPWP   | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS76733QPWPG4 | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| TPS76750QD     | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TPS76750QPWP   | PWP          | HTSSOP       | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

6.5 x 4.4, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PWP (R-PDSO-G20)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G20) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206332-21/AO 01/16

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



PWP (R-PDSO-G20)

# PowerPAD™ PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G20) PowerPAD™ SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Top View

Exposed Thermal Pad Dimensions

4206332-13/AO 01/16

NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments



# PWP (R-PDSO-G20)

# PowerPAD™ PLASTIC SMALL OUTLINE



#### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





SMALL OUTLINE INTEGRATED CIRCUIT



# NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated