











LM5109B

ZHCSEV5C - FEBRUARY 2007 - REVISED JANUARY 2016

# LM5109B 高电压 1A 峰值半桥栅极驱动器

## 特性

- 可驱动高侧和低侧 N 沟道金属氧化物半导体场效应 晶体管 (MOSFET)
- 1A 峰值输出电流(1.0A 灌电流和 1.0A 拉电流)
- 与独立的晶体管-晶体管逻辑电路 (TTL) 和互补金属 氧化物半导体 (CMOS) 兼容的输入
- 自举电源电压高达 108VDC
- 短暂传播时间(典型值为 30ns)
- 可以 15ns 的上升和下降时间驱动 1000pF 负载
- 优异的传播延迟匹配(典型值为 2ns)
- 支持电源轨欠压锁定
- 低功耗
- 8 引脚小外形尺寸集成电路 (SOIC) 和耐热增强型 8 引脚晶圆级小外形无引线 (WSON) 封装

#### 2 应用

- 电流反馈推挽式转换器
- 半桥和全桥电源转换器
- 固态电机驱动器
- 双开关正激电源转换器

## 3 说明

LM5109B 器件是一款经济高效的高电压栅极驱动器, 专为驱动采用同步降压或半桥配置的高侧和低侧 N 沟 道 MOSFET 而设计。悬空

高侧驱动器能够在高达 90V 的电源轨电压下工作。输 出通过经济高效的 TTL 和

CMOS 兼容输入阈值独立控制。稳健可靠的电平转换 技术同时拥有高运行速度和低功耗特性, 并且可提供从 控制输入逻辑到高侧栅极驱动器的干净电平转换。该器 件在低侧和高侧电源轨上提供了欠压锁定功能。该器件 采用 8 引脚 SOIC 和耐热增强型 8 引脚 WSON 封 装。

器件信息(1)

| 器件编号    | 封装       | 封装尺寸 (标称值)      |
|---------|----------|-----------------|
| LM5109B | SOIC (8) |                 |
|         | WSON (8) | 4.00mm x 4.00mm |

(1) 要了解所有可用封装,请参见数据表末尾的可订购产品附录。

## 简化应用示意图



Changes from Revision A (March 2013) to Revision B

**Page** 



|    |                                                                                  | 目录      |                                        |     |
|----|----------------------------------------------------------------------------------|---------|----------------------------------------|-----|
| 1  | 特性                                                                               | 1       | 7.4 Device Functional Modes            | 10  |
| 2  | 应用                                                                               | 1       | 7.5 HS Transient Voltages Below Ground | 10  |
| 3  | 说明 <sup>7</sup>                                                                  | 1 8     | Application and Implementation         | 11  |
| 4  | 修订历史记录                                                                           |         | 8.1 Application Information            | 1°  |
| 5  | Pin Configuration and Functions                                                  |         | 8.2 Typical Application                | 1   |
| 6  | Specifications                                                                   | 0       | Power Supply Recommendations           | 18  |
| ·  | 6.1 Absolute Maximum Ratings                                                     | 4.0     | ) Layout                               | 16  |
|    | 6.2 ESD Ratings                                                                  |         | 10.1 Layout Guidelines                 | 16  |
|    | 6.3 Recommended Operating Conditions                                             |         | 10.2 Layout Example                    | 16  |
|    | 6.4 Thermal Information                                                          | 4.      | 1 器件和文档支持                              | 17  |
|    | 6.5 Electrical Characteristics                                                   | 5       | 11.1 文档支持                              | 17  |
|    | 6.6 Switching Characteristics                                                    | 6       | 11.2 社区资源                              | 17  |
|    | 6.7 Typical Characteristics                                                      |         | 11.3 商标                                | 17  |
| 7  | Detailed Description                                                             |         | 11.4 静电放电警告                            | 17  |
|    | 7.1 Overview                                                                     |         | 11.5 Glossary                          | 17  |
|    | 7.2 Functional Block Diagram                                                     | 9 12    | <b>2</b> 机械、封装和可订购信息                   | 17  |
|    | 7.3 Feature Description                                                          |         |                                        |     |
| 注: | 修订历史记录<br>之前版本的页码可能与当前版本有所不同。<br>nges from Revision B (March 2013) to Revision C |         |                                        | Pag |
|    | <u> </u>                                                                         | - 中本 ここ |                                        |     |
| •  | 已添加 ESD 额定值表,特性 描述 部分,器件功能模式,                                                    | 应用和实施   | 商部分, 电源相关建议部分, 布局部分, 器件和文              |     |

档支持部分以及机械、封装和可订购信息部分......1

已更改 已将国家数据表的版面布局更改为 TI 格式 .......1



## 5 Pin Configuration and Functions





#### **Pin Functions**

|                    | PIN             |                     | DECORPORTION                                                                                                                                                                                                |
|--------------------|-----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. <sup>(1)</sup> | NAME            | TYPE <sup>(2)</sup> | DESCRIPTION                                                                                                                                                                                                 |
| 1                  | V <sub>DD</sub> | Р                   | Positive gate drive supply – Locally decouple to $V_{SS}$ using low ESR and ESL capacitor located as close to IC as possible.                                                                               |
| 2                  | н               | I                   | High-side control input – The HI input is compatible with TTL and CMOS input thresholds. Unused HI input must be tied to ground and not left open.                                                          |
| 3                  | LI              | I                   | Low-side control input – The LI input is compatible with TTL and CMOS input thresholds. Unused LI input must be tied to ground and not left open.                                                           |
| 4                  | V <sub>SS</sub> | G                   | Ground – All signals are referenced to this ground.                                                                                                                                                         |
| 5                  | LO              | 0                   | Low-side gate driver output – Connect to the gate of the low-side N-MOS device.                                                                                                                             |
| 6                  | HS              | Р                   | High-side source connection – Connect to the negative terminal of the bootstrap capacitor and to the source of the high-side N-MOS device.                                                                  |
| 7                  | НО              | 0                   | High-side gate driver output – Connect to the gate of the high-side N-MOS device.                                                                                                                           |
| 8                  | НВ              | Р                   | High-side gate driver positive supply rail – Connect the positive terminal of the bootstrap capacitor to HB and the negative terminal of the bootstrap capacitor must be placed as close to IC as possible. |

<sup>(1)</sup> For 8-pin WSON package, TI recommends that the exposed pad on the bottom of the package be soldered to ground plane on the PCB and the ground plane must extend out from underneath the package to improve heat dissipation.

<sup>(2)</sup> G = Ground, I = Input, O = Output, and P = Power



## 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                       | MIN            | MAX            | UNIT |
|---------------------------------------|----------------|----------------|------|
| V <sub>DD</sub> to V <sub>SS</sub>    | -0.3           | 18             | V    |
| HB to HS                              | -0.3           | 18             | V    |
| LI or HI to V <sub>SS</sub>           | -0.3           | $V_{DD} + 0.3$ | V    |
| LO to V <sub>SS</sub>                 | -0.3           | $V_{DD} + 0.3$ | V    |
| HO to V <sub>SS</sub>                 | $V_{HS} - 0.3$ | $V_{HB} + 0.3$ | V    |
| HS to V <sub>SS</sub> <sup>(2)</sup>  | <b>-</b> 5     | 90             | V    |
| HB to V <sub>SS</sub>                 |                | 108            | V    |
| Junction temperature                  | -40            | 150            | °C   |
| Storage temperature, T <sub>stg</sub> | <b>–</b> 55    | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|        |                                            |                                                                                | VALUE | UNIT |
|--------|--------------------------------------------|--------------------------------------------------------------------------------|-------|------|
| V      | Electrostatio discharge                    | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±1500 | V    |
| V(ESD) | V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      | MIN                 | MAX                  | UNIT |
|----------------------|---------------------|----------------------|------|
| $V_{DD}$             | 8                   | 14                   | V    |
| HS <sup>(1)</sup>    | -1                  | 90                   | V    |
| НВ                   | V <sub>HS</sub> + 8 | V <sub>HS</sub> + 14 | V    |
| HS slew rate         |                     | 50                   | V/ns |
| Junction temperature | -40                 | 125                  | °C   |

<sup>(1)</sup> In the application, the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage will generally not exceed –1 V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than V<sub>DD</sub> – 15 V. For example, if V<sub>DD</sub> = 10 V, the negative transients at HS must not exceed –5 V.

<sup>(2)</sup> In the application the HS node is clamped by the body diode of the external lower N-MOSFET, therefore the HS voltage will generally not exceed –1 V. However in some applications, board resistance and inductance may result in the HS node exceeding this stated voltage transiently. If negative transients occur on HS, the HS voltage must never be more negative than V<sub>DD</sub> – 15 V. For example, if V<sub>DD</sub> = 10 V, the negative transients at HS must not exceed –5 V.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.4 Thermal Information

|                       |                                              | LM       |            |      |
|-----------------------|----------------------------------------------|----------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | D (SOIC) | NGT (WSON) | UNIT |
|                       |                                              | 8 PINS   | 8 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 117.6    | 42.3       | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 64.9     | 34.0       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 58.1     | 19.3       | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 17.4     | 0.4        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 57.6     | 19.5       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | -        | 8.1        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## **6.5 Electrical Characteristics**

| . , – 20          | °C (unless otherwise specified), V       |                                                                                |                                                               | MIN   | TVD  | MAV  | LIMIT |
|-------------------|------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------|-------|------|------|-------|
| CHEST             | PARAMETER                                | TEST CONDITIO                                                                  | ONO                                                           | IVIIN | TYP  | MAX  | UNIT  |
| SUPPL             | Y CURRENTS                               |                                                                                | T 0500                                                        |       | 0.0  |      |       |
| $I_{DD}$          | V <sub>DD</sub> quiescent current        | LI = HI = 0 V                                                                  | T <sub>J</sub> = 25°C                                         |       | 0.3  | 0.0  | mA    |
|                   |                                          |                                                                                | $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}$           |       | 4.0  | 0.6  |       |
| $I_{DDO}$         | V <sub>DD</sub> operating current        | f = 500 kHz                                                                    | T <sub>J</sub> = 25°C                                         |       | 1.8  | 0.0  | mA    |
|                   |                                          |                                                                                | $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}$           |       | 0.00 | 2.9  |       |
| $I_{HB}$          | Total HB quiescent current               | LI = HI = 0 V                                                                  | $T_J = 25^{\circ}C$                                           |       | 0.06 | 0.0  | mA    |
|                   |                                          |                                                                                | $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}$           |       | 4.4  | 0.2  |       |
| I <sub>HBO</sub>  | Total HB operating current               | f = 500 kHz                                                                    | T <sub>J</sub> = 25°C                                         |       | 1.4  | 0.0  | mΑ    |
|                   |                                          |                                                                                | $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}$           |       | 2.8  |      |       |
| $I_{HBS}$         | HB to V <sub>SS</sub> current, quiescent | V <sub>HS</sub> = V <sub>HB</sub> = 90 V                                       | $T_J = 25^{\circ}C$                                           |       | 0.1  | 40   | μA    |
|                   | LID to Manager and an artists            | ( 500 111-                                                                     | $T_J = -40$ °C to 125°C                                       |       | 0.5  | 10   | Λ     |
| I <sub>HBSO</sub> | HB to V <sub>SS</sub> current, operating | f = 500 kHz                                                                    |                                                               |       | 0.5  |      | mA    |
| INPUI             | PINS LI AND HI                           | T 2500                                                                         |                                                               |       | 4.0  |      |       |
| $V_{IL}$          | Low level input voltage threshold        | $T_J = 25^{\circ}C$                                                            |                                                               | 0.0   | 1.8  |      | V     |
|                   |                                          | $T_J = -40^{\circ}\text{C}$ to 125°C                                           |                                                               | 0.8   | 4.0  |      |       |
| $V_{IH}$          | High level input voltage threshold       | $T_{J} = 25^{\circ}C$                                                          |                                                               |       | 1.8  | 0.0  | V     |
|                   |                                          | T <sub>J</sub> = -40°C to 125°C                                                |                                                               |       | 200  | 2.2  |       |
| $R_{l}$           | Input pulldown resistance                | $T_{J} = 25^{\circ}C$                                                          |                                                               | 400   | 200  | 500  | kΩ    |
|                   | VOLTAGE PROTECTION                       | $T_J = -40$ °C to 125°C                                                        |                                                               | 100   |      | 500  |       |
| UNDER             | VOLTAGE PROTECTION                       |                                                                                |                                                               |       |      |      |       |
| $V_{DDR}$         | V <sub>DD</sub> rising threshold         | $V_{DDR} = V_{DD} - V_{SS}$                                                    | $T_{J} = 25^{\circ}C$                                         |       | 6.7  |      | V     |
|                   |                                          |                                                                                | $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}$           | 6.0   |      | 7.4  |       |
| $V_{DDH}$         | V <sub>DD</sub> threshold hysteresis     |                                                                                |                                                               |       | 0.5  |      | V     |
| $V_{HBR}$         | HB rising threshold                      | $V_{HBR} = V_{HB} - V_{HS}$                                                    | $T_J = 25^{\circ}C$                                           |       | 6.6  |      | V     |
|                   |                                          | -                                                                              | $T_{J} = -40^{\circ}\text{C to } 125^{\circ}\text{C}$         | 5.7   |      | 7.1  |       |
| V <sub>HBH</sub>  | HB threshold hysteresis                  |                                                                                |                                                               |       | 0.4  |      | V     |
| LO GA             | TE DRIVER                                | T                                                                              |                                                               |       |      |      |       |
| $V_{OLL}$         | Low-level output voltage                 | I <sub>LO</sub> = 100 mA, V <sub>OHL</sub> = V <sub>LO</sub> - V <sub>SS</sub> | $T_J = 25^{\circ}C$                                           |       | 0.38 |      | V     |
|                   |                                          | 25 5.12 25 66                                                                  | $T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}$           |       |      | 0.65 |       |
| $V_{OHL}$         | High-level output voltage                | $I_{LO} = -100 \text{ mA}, V_{OHL} = V_{DD} - V_{LO}$                          | $T_J = 25^{\circ}C$                                           |       | 0.72 |      | V     |
| OHE               |                                          |                                                                                | $T_{J} = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ |       |      | 1.2  |       |
| I <sub>OHL</sub>  | Peak pullup current                      | $V_{LO} = 0 V$                                                                 |                                                               |       | 1    |      | Α     |
| I <sub>OLL</sub>  | Peak pulldown current                    | V <sub>LO</sub> = 12 V                                                         |                                                               |       | 1    |      | Α     |



## **Electrical Characteristics (continued)**

 $T_J = 25$ °C (unless otherwise specified),  $V_{DD} = V_{HB} = 12$  V,  $V_{SS} = V_{HS} = 0$  V, No Load on LO or HO

|                  | PARAMETER TEST CONDITIONS                            |                                                       | MIN TYP                 | MAX  | UNIT |   |
|------------------|------------------------------------------------------|-------------------------------------------------------|-------------------------|------|------|---|
| HO GATE DRIVER   |                                                      |                                                       |                         |      |      |   |
| V                | Low level output voltage                             | $I_{HO} = 100 \text{ mA}, V_{OLH} = V_{HO} - V_{HS}$  | $T_J = 25^{\circ}C$     | 0.38 |      | V |
| V <sub>OLH</sub> | $I_{HO} = 100 \text{ mA}, V_{OLH} = V_{HO} - V_{HS}$ | $T_J = -40$ °C to 125°C                               |                         | 0.65 | V    |   |
| V                | Lligh lovel output voltage                           |                                                       | $T_J = 25^{\circ}C$     | 0.72 |      | ٧ |
| V <sub>OHH</sub> | High-level output voltage                            | $I_{HO} = -100 \text{ mA}, V_{OHH} = V_{HB} - V_{HO}$ | $T_J = -40$ °C to 125°C |      | 1.2  | V |
| I <sub>OHH</sub> | Peak pullup current                                  | V <sub>HO</sub> = 0 V                                 |                         | 1    |      | Α |
| I <sub>OLH</sub> | Peak pulldown current                                | V <sub>HO</sub> = 12 V                                |                         | 1    |      | Α |

## 6.6 Switching Characteristics

 $T_J = 25^{\circ}C$  (unless otherwise specified),  $V_{DD} = V_{HB} = 12 \text{ V}$ ,  $V_{SS} = V_{HS} = 0 \text{ V}$ , No Load on LO or HO

|                                   | PARAMETER                                               | TEST CONDITIONS          | MIN | TYP | MAX | UNIT |
|-----------------------------------|---------------------------------------------------------|--------------------------|-----|-----|-----|------|
|                                   | Lower turnoff propagation delay                         | T <sub>J</sub> = 25°C    |     | 30  |     | 20   |
| t <sub>LPHL</sub>                 | (LI falling to LO falling)                              | $T_J = -40$ °C to 125°C  |     |     | 56  | ns   |
|                                   | Upper turnoff propagation delay                         | $T_J = 25^{\circ}C$      |     | 30  |     | 20   |
| t <sub>HPHL</sub>                 | (HI falling to HO falling)                              | $T_J = -40$ °C to 125°C  |     |     | 56  | ns   |
|                                   | Lower turnon propagation delay                          | $T_J = 25^{\circ}C$      |     | 32  |     | 20   |
| t <sub>LPLH</sub>                 | (LI rising to LO rising)                                | $T_J = -40$ °C to 125°C  |     |     | 56  | ns   |
|                                   | Upper turnon propagation delay (HI rising to HO rising) | $T_J = 25^{\circ}C$      |     | 32  |     | no   |
| t <sub>HPLH</sub>                 |                                                         | $T_J = -40$ °C to 125°C  |     |     | 56  | ns   |
|                                   | Delay matching: Lower turnon and upper                  | $T_J = 25^{\circ}C$      |     | 2   |     | 20   |
| t <sub>MON</sub>                  | turnoff                                                 | $T_J = -40$ °C to 125°C  |     |     | 15  | ns   |
|                                   | Delay matching: Lower turnoff and upper                 | $T_J = 25^{\circ}C$      |     | 2   |     | 20   |
| t <sub>MOFF</sub>                 | turnon                                                  | $T_J = -40$ °C to 125°C  |     |     | 15  | ns   |
| t <sub>RC</sub> , t <sub>FC</sub> | Either output rise and fall time                        | C <sub>L</sub> = 1000 pF |     | 15  |     | ns   |
| t <sub>PW</sub>                   | Minimum input pulse width that changes the output       |                          |     | 50  |     | ns   |



Figure 1. Typical Test Timing Diagram



## 6.7 Typical Characteristics



## TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





## 7 Detailed Description

#### 7.1 Overview

The LM5109B is a cost-effective, high-voltage gate driver designed to drive both the high-side and the low-side N-channel FETs in a synchronous buck or a half-bridge configuration. The outputs are independently controlled with TTL and CMOS-compatible input thresholds. The floating high-side driver is capable of working with HB voltage up to 108 V. An external high-voltage diode must be provided to charge high-side gate drive bootstrap capacitor. A robust level shifter operates at high speed while consuming low power and providing clean level transitions from the control logic to the high-side gate driver. Undervoltage lockout (UVLO) is provided on both the low-side and the high-side power rails.

## 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Start-Up and UVLO

Both top and bottom drivers include UVLO protection circuitry which monitors the supply voltage ( $V_{DD}$ ) and bootstrap capacitor voltage ( $V_{HB-HS}$ ) independently. The UVLO circuit inhibits each output until sufficient supply voltage is available to turn on the external MOSFETs, and the built-in UVLO hysteresis prevents chattering during supply voltage variations. When the supply voltage is applied to the VDD pin of the LM5109B, the top and bottom gates are held low until  $V_{DD}$  exceeds the UVLO threshold, typically about 6.7 V. Any UVLO condition on the bootstrap capacitor ( $V_{HB-HS}$ ) will only disable the high-side output (HO).

**Table 1. VDD UVLO Feature Logic Operation** 

| CONDITION (V <sub>HB-HS</sub> > V <sub>HBR</sub> )                         | HI | LI | НО | LO |
|----------------------------------------------------------------------------|----|----|----|----|
| V <sub>DD</sub> -V <sub>SS</sub> < V <sub>DDR</sub> during device start-up | Н  | L  | L  | L  |
| V <sub>DD</sub> -V <sub>SS</sub> < V <sub>DDR</sub> during device start-up | L  | Н  | L  | L  |
| V <sub>DD</sub> -V <sub>SS</sub> < V <sub>DDR</sub> during device start-up | Н  | Н  | L  | L  |
| V <sub>DD</sub> -V <sub>SS</sub> < V <sub>DDR</sub> during device start-up | L  | L  | L  | L  |
| $V_{DD}$ - $V_{SS}$ < $V_{DDR}$ – $V_{DDH}$ after device start-up          | Н  | L  | L  | L  |
| $V_{DD}$ - $V_{SS}$ < $V_{DDR}$ – $V_{DDH}$ after device start-up          | L  | Н  | L  | L  |
| $V_{DD}$ - $V_{SS}$ < $V_{DDR}$ - $V_{DDH}$ after device start-up          | Н  | Н  | L  | L  |
| $V_{DD}$ - $V_{SS}$ < $V_{DDR}$ - $V_{DDH}$ after device start-up          | L  | L  | L  | L  |



Table 2. VHB-HS UVLO Feature Logic Operation

| CONDITION (V <sub>DD</sub> > V <sub>DDR</sub> )                                | HI | LI | НО | LO |
|--------------------------------------------------------------------------------|----|----|----|----|
| V <sub>HB-HS</sub> < V <sub>HBR</sub> during device start-up                   | Н  | L  | L  | L  |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> during device start-up                   | L  | Н  | L  | Н  |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> during device start-up                   | Н  | Н  | L  | Н  |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> during device start-up                   | L  | L  | L  | L  |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> - V <sub>HBH</sub> after device start-up | Н  | L  | L  | L  |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> - V <sub>HBH</sub> after device start-up | L  | Н  | L  | Н  |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> - V <sub>HBH</sub> after device start-up | Н  | Н  | L  | Н  |
| V <sub>HB-HS</sub> < V <sub>HBR</sub> - V <sub>HBH</sub> after device start-up | L  | L  | L  | L  |

#### 7.3.2 Level Shift

The level shift circuit is the interface from the high-side input to the high-side driver stage which is referenced to the switch node (HS). The level shift allows control of the HO output which is referenced to the HS pin and provides excellent delay matching with the low-side driver.

#### 7.3.3 Output Stages

The output stages are the interface to the power MOSFETs in the power train. High slew rate, low resistance, and high-peak current capability of both outputs allow for efficient switching of the power MOSFETs. The low-side output stage is referenced to VSS and the high-side is referenced to HS.

#### 7.4 Device Functional Modes

The device operates in normal mode and UVLO mode. See *Start-Up and UVLO* for more information on UVLO operation mode. In normal mode when the  $V_{DD}$  and  $V_{HB-HS}$  are above UVLO threshold, the output stage is dependent on the states of the HI and LI pins. The output HO and LO will be low if input state is floating.

Table 3. INPUT and OUTPUT Logic Table

| HI       | LI       | HO <sup>(1)</sup> | LO <sup>(2)</sup> |
|----------|----------|-------------------|-------------------|
| L        | L        | L                 | L                 |
| L        | Н        | L                 | Н                 |
| Н        | L        | Н                 | L                 |
| Н        | Н        | Н                 | Н                 |
| Floating | Floating | L                 | L                 |

- (1) HO is measured with respect to the HS.
- (2) LO is measured with respect to the VSS.

#### 7.5 HS Transient Voltages Below Ground

The HS node will always be clamped by the body diode of the lower external FET. In some situations, board resistances and inductances can cause the HS node to transiently swing several volts below ground. The HS node can swing below ground provided:

- 1. HS must always be at a lower potential than HO. Pulling HO more than -0.3 V below HS can activate parasitic transistors resulting in excessive current flow from the HB supply, possibly resulting in damage to the IC. The same relationship is true with LO and VSS. If necessary, a Schottky diode can be placed externally between HO and HS or LO and GND to protect the IC from this type of transient. The diode must be placed as close to the IC pins as possible to be effective.
- 2. HB to HS operating voltage must be 15 V or less. Hence, if the HS pin transient voltage is –5 V, VDD must be ideally limited to 10 V to keep HB to HS below 15 V.
- 3. Low-ESR bypass capacitors from HB to HS and from VDD to VSS are essential for proper operation. The capacitor must be located at the leads of the IC to minimize series inductance. The peak currents from LO and HO can be quite large. Any series inductances with the bypass capacitor will cause voltage ringing at the leads of the IC which must be avoided for reliable operation.



## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 8.1 Application Information

To operate power MOSFETs at high switching frequencies and to reduce associated switching losses, a powerful gate driver is employed between the PWM output of controller and the gates of the power semiconductor devices. Also, gate drivers are indispensable when it is impossible for the PWM controller to directly drive the gates of the switching devices. With the advent of digital power, this situation is often encountered because the PWM signal from the digital controller is often a 3.3-V logic signal which cannot effectively turn on a power switch. Level shift circuit is needed to boost the 3.3-V signal to the gate-drive voltage (such as 12 V) to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN and PNP bipolar transistors in totem-pole arrangement prove inadequate with digital power because they lack level-shifting capability. Gate drivers effectively combine both the level-shifting and buffer-drive functions. Gate drivers also find other needs such as minimizing the effect of high-frequency switching noise (by placing the high-current driver IC physically close to the power switch), driving gate-drive transformers and controlling floating power-device gates, reducing power dissipation and thermal stress in controllers by moving gate charge power losses from the controller into the driver.

The LM5109B is the high-voltage gate drivers designed to drive both the high-side and low-side N-channel MOSFETs in a half-bridge configuration, full-bridge configuration, or in a synchronous buck circuit. The floating high-side driver is capable of operating with supply voltages up to 90 V. This allows for N-channel MOSFETs control in half-bridge, full-bridge, push-pull, two-switch forward and active clamp topologies. The outputs are independently controlled. Each channel is controlled by its respective input pins (HI and LI), allowing full and independent flexibility to control ON and OFF-time of the output.

## 8.2 Typical Application



Figure 14. LM5109B Driving MOSFETs in a Half-Bridge Converter



## **Typical Application (continued)**

#### 8.2.1 Design Requirements

Table 4 lists the design parameters of the LM5109B.

**Table 4. Design Example** 

| PARAMETER       | VALUE       |  |  |  |
|-----------------|-------------|--|--|--|
| Gate Driver     | LM5109B     |  |  |  |
| MOSFET          | CSD19534KCS |  |  |  |
| $V_{DD}$        | 10 V        |  |  |  |
| $Q_{G}$         | 17 nC       |  |  |  |
| f <sub>SW</sub> | 500 kHz     |  |  |  |

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Select Bootstrap and VDD Capacitor

The bootstrap capacitor must maintain the  $V_{HB-HS}$  voltage above the UVLO threshold for normal operation. Calculate the maximum allowable drop across the bootstrap capacitor with Equation 1.

$$\Delta V_{HB} = V_{DD} - V_{DH} - V_{HBL} = 10 \ V - 1 \ V - 6.7 \ V = 2.3 \ V$$

where

- V<sub>DD</sub> = Supply voltage of the gate drive IC
- V<sub>DH</sub> = Bootstrap diode forward voltage drop

• 
$$V_{HBL} = V_{HBRmax} - V_{HBH}$$
, HB falling threshold (1)

Then, the total charge needed per switching cycle is estimated by Equation 2.

$$Q_{Total} = Q_{G} + I_{HBS} \times \frac{D_{Max}}{f_{SW}} + \frac{I_{HB}}{f_{SW}} = 17 \text{ nC} + 10 \text{ } \mu\text{A} \times \frac{0.95}{500 \text{ kHz}} + \frac{0.2 \text{ mA}}{500 \text{ kHz}} = 17.5 \text{ nC}$$

where

- Q<sub>G</sub> = Total MOSFET gate charge
- I<sub>HBS</sub> = HB to VSS Leakage current
- D<sub>Max</sub> = Converter maximum duty cycle

Therefore, the minimum C<sub>Boot</sub> must be:

$$C_{Boot} = \frac{Q_{Total}}{\Delta V_{HB}} = \frac{17.5 \text{ nC}}{2.3 \text{ V}} = 7.6 \text{ nF}$$
 (3)

In practice, the value of the  $C_{Boot}$  capacitor must be greater than calculated to allow for situations where the power stage may skip pulse due to load transients. TI recommends having enough margins and place the bootstrap capacitor as close to the HB and HS pins as possible.

$$C_{Boot} = 100 \text{ nF}$$

As a general rule the local  $V_{DD}$  bypass capacitor must be 10 times greater than the value of  $C_{Boot}$ , as shown in Equation 5.

$$C_{VDD} = 1 \,\mu\text{F} \tag{5}$$

The bootstrap and bias capacitors must be ceramic types with X7R dielectric. The voltage rating must be twice that of the maximum  $V_{DD}$  considering capacitance tolerances once the devices have a DC bias voltage across them and to ensure long-term reliability.



#### 8.2.2.2 Select External Bootstrap Diode and Its Series Resistor

The bootstrap capacitor is charged by the  $V_{DD}$  through the external bootstrap diode every cycle when low-side MOSFET turns on. The charging of the capacitor involves high peak currents, and therefore transient power dissipation in the bootstrap diode may be significant and the conduction loss also depends on its forward voltage drop. Both the diode conduction losses and reverse recovery losses contribute to the total losses in the gate driver circuit.

For the selection of external bootstrap diodes, refer to AN-1317 Selection of External Bootstrap Diode for LM510X Devices, SNVA083. Bootstrap resistor  $R_{BOOT}$  is selected to reduce the inrush current in  $D_{BOOT}$  and limit the ramp up slew rate of voltage of  $V_{HB-HS}$  during each switching cycle, especially when HS pin have excessive negative transient voltage.  $R_{BOOT}$  recommended value is between 2  $\Omega$  and 10  $\Omega$  depending on diode selection. A current limiting resistor of 2.2  $\Omega$  is selected to limit inrush current of bootstrap diode, and the estimated peak current on the  $D_{Boot}$  is shown in Equation 6.

$$I_{DBoot(pk)} = \frac{V_{DD} - V_{DH}}{R_{Boot}} = \frac{10 \text{ V} - 1 \text{ V}}{2.2 \Omega} \approx 4 \text{ A}$$

where

#### 8.2.2.3 Selecting External Gate Driver Resistor

The external gate driver resistor, R<sub>GATE</sub>, is sized to reduce ringing caused by parasitic inductances and capacitances and also to limit the current coming out of the gate driver.

Peak HO pullup current are calculated in Equation 7.

$$I_{OHH} = \frac{V_{DD} - V_{DH}}{R_{HOH} + R_{Gate} + R_{GFET\_Int}} = \frac{10 \text{ V} - 1 \text{ V}}{1.2 \text{ V} / 100 \text{ mA} + 4.7 \Omega + 2.2 \Omega} = 0.48 \text{ A}$$

where

- I<sub>OHH</sub> = Peak pullup current
- V<sub>DH</sub> = Bootstrap diode forward voltage drop
- R<sub>HOH</sub> = Gate driver internal HO pullup resistance, provide by driver data sheet directly or estimated from the testing conditions, that is R<sub>HOH</sub> = V<sub>OHH</sub> / I<sub>HO</sub>
- R<sub>Gate</sub> = External gate drive resistance
- R<sub>GFET\_Int</sub> = MOSFET internal gate resistance, provided by transistor data sheet (7)

Similarly, Peak HO pulldown current is shown in Equation 8.

$$I_{OLH} = \frac{V_{DD} - V_{DH}}{R_{HOL} + R_{Gate} + R_{GFET\_Int}}$$

where

Peak LO pullup current is shown in Equation 9.

$$I_{OHL} = \frac{V_{DD}}{R_{LOH} + R_{Gate} + R_{GFET\_Int}}$$

where

Peak LO pulldown current is shown in Equation 10.

$$I_{OLL} = \frac{V_{DD}}{R_{LOL} + R_{Gate} + R_{FET\_Int}}$$

where

For some scenarios, if the applications require fast turnoff, an anti-paralleled diode on R<sub>Gate</sub> could be used to bypass the external gate drive resistor and speed up turnoff transition.



#### 8.2.2.4 Estimate the Driver Power Loss

The total driver IC power dissipation can be estimated through the following components.

1. Static power losses, P<sub>QC</sub>, due to quiescent current – I<sub>DD</sub> and I<sub>HB</sub>

$$P_{QC} = V_{DD} \times I_{DD} + (V_{DD} - V_{DH}) \times I_{HB}$$
 (11)

2. Level-shifter losses, P<sub>IHBS</sub>, due high-side leakage current – I<sub>HBS</sub>

$$P_{IHBS} = V_{HB} \times I_{HBS} \times D$$

where

D is the high-side switch duty cycle

3. Dynamic losses, PQG1&2, due to the FETs gate charge - QG

$$P_{QG1\&2} = 2 \times V_{DD} \times Q_{G} \times f_{SW} \times \frac{R_{GD\_R}}{R_{GD\_R} + R_{Gate} + R_{GFET\_Int}}$$

where

- Q<sub>G</sub> = Total FETs gate charge
- f<sub>SW</sub> = Switching frequency
- R<sub>GD R</sub> = Average value of pullup and pulldown resistor
- R<sub>Gate</sub> = External gate drive resistor

4. Level-shifter dynamic losses,  $P_{LS}$ , during high-side switching due to required level-shifter charge on each switching cycle  $-Q_P$ 

$$P_{LS} = V_{HB} \times Q_P \times f_{SW} \tag{14}$$

In this example, the estimated gate driver loss in LM5109B is shown in Equation 15.

$$P_{LM5109B} = 10 \text{ V} \times 0.6 \text{ mA} + 9 \text{ V} \times 0.2 \text{ mA} + 72 \text{ V} \times 10 \text{ } \mu\text{A} \times 0.95 + 2 \times 10 \times 17 \text{ nC} \times 500 \text{ kHz} \times \frac{12 \Omega}{12 \Omega + 4.7 \Omega + 2.2 \Omega} + 72 \text{ V} \times 0.5 \text{ nC} \times 500 \text{ kHz} = 0.134 \text{ W} \times 0.5 \text{ mC} \times 0.00 \text{ mC}$$

For a given ambient temperature, the maximum allowable power loss of the IC can be defined as shown in Equation 16.

$$P_{LM5109B} = \frac{T_J - T_A}{R_{\theta,JA}}$$

where

- P<sub>LM5109B</sub> = The total power dissipation of the driver
- T<sub>J</sub> = Junction temperature
- T<sub>A</sub> = Ambient temperature
- R<sub>BJA</sub> = Junction-to-ambient thermal resistance (16)

The thermal metrics for the driver package is summarized in the *Thermal Information* table of the data sheet. For detailed information regarding the thermal information table, please refer to the Texas Instruments application note entitled *Semiconductor and IC Package Thermal Metrics* (SPRA953).



#### 8.2.3 Application Curves

Figure 15 and Figure 16 shows the rising and falling time as well as turnon and turnoff propagation delay testing waveform in room temperature, and waveform measurement data (see the bottom part of the waveform). Each channel (HI, LI, HO, and LO) is labeled and displayed on the left hand of the waveforms.

The testing condition: load capacitance is 1 nF,  $V_{DD} = 12 \text{ V}$ ,  $f_{SW} = 500 \text{ kHz}$ .

HI and LI share one same input from function generator, therefore, besides the propagation delay and rising and falling time, the difference of the propagation delay between HO and LO gives the propagation delay matching data.



## 9 Power Supply Recommendations

The recommended bias supply voltage range for LM5109B is from 8 V to 14 V. The lower end of this range is governed by the internal undervoltage lockout (UVLO) protection feature of the  $V_{DD}$  supply circuit blocks. The upper end of this range is driven by the 18-V absolute maximum voltage rating of the  $V_{DD}$ . TI recommends keeping a 4-V margin to allow for transient voltage spikes.

The UVLO protection feature also involves a hysteresis function. This means that once the device is operating in normal mode, if the  $V_{DD}$  voltage drops, the device continues to operate in normal mode as long as the voltage drop does not exceed the hysteresis specification,  $V_{DDH}$ . If the voltage drop is more than hysteresis specification, the device shuts down. Therefore, while operating at or near the 8-V range, the voltage ripple on the auxiliary power supply output must be smaller than the hysteresis specification of LM5109B to avoid triggering device-shutdown.

A local bypass capacitor must be placed between the VDD and GND pins. And this capacitor must be located as close to the device as possible. A low-ESR, ceramic surface mount capacitor is recommended. TI recommends using 2 capacitors across VDD and GND: a 100-nF, ceramic surface-mount capacitor for high-frequency filtering placed very close to VDD and GND pin, and another surface-mount capacitor, 220-nF to 10-μF, for IC bias requirements. In a similar manner, the current pulses delivered by the HO pin are sourced from the HB pin. Therefore a 22-nF to 220-nF local decoupling capacitor is recommended between the HB and HS pins.



## 10 Layout

#### 10.1 Layout Guidelines

Optimum performance of high-side and low-side gate drivers cannot be achieved without taking due considerations during circuit board layout. The following points are emphasized:

- Low-ESR and low-ESL capacitors must be connected close to the IC between VDD and VSS pins and between HB and HS pins to support high peak currents being drawn from VDD and HB during the turnon of the external MOSFETs.
- 2. To prevent large voltage transients at the drain of the top MOSFET, a low-ESR electrolytic capacitor and a good-quality ceramic capacitor must be connected between the MOSFET drain and ground (VSS).
- 3. To avoid large negative transients on the switch node (HS) pin, the parasitic inductances between the source of the top MOSFET and the drain of the bottom MOSFET (synchronous rectifier) must be minimized.
- 4. Grounding considerations:
  - The first priority in designing grounding connections is to confine the high peak currents that charge and discharge the MOSFET gates to a minimal physical area. This will decrease the loop inductance and minimize noise issues on the gate terminals of the MOSFETs. The gate driver must be placed as close as possible to the MOSFETs.
  - The second consideration is the high current path that includes the bootstrap capacitor, the bootstrap diode, the local ground referenced bypass capacitor, and the low-side MOSFET body diode. The bootstrap capacitor is recharged on a cycle-by-cycle basis through the bootstrap diode from the ground referenced VDD bypass capacitor. The recharging occurs in a short time interval and involves high peak current. Minimizing this loop length and area on the circuit board is important to ensure reliable operation.

## 10.2 Layout Example



Figure 17. Layout Example



## 11 器件和文档支持

#### 11.1 文档支持

#### 11.1.1 相关文档

相关文档如下:

- AN-1317《面向 LM510x 器件的外部自举二极管选择》, SNVA083
- 《半导体和 IC 封装热指标》, SPRA953

## 11.2 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 商标

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

## 11.4 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 机械、封装和可订购信息

以下页中包括机械、封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。要获得这份数据表的浏览器版本,请查阅左侧的导航栏。

www.ti.com 2-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |              |
| LM5109BMA/NOPB        | Active | Production    | SOIC (D)   8   | 95   TUBE             | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | L5109<br>BMA |
| LM5109BMAX/NOPB       | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | L5109<br>BMA |
| LM5109BSD/NOPB        | Active | Production    | WSON (NGT)   8 | 1000   SMALL T&R      | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | 5109BSD      |
| LM5109BSDX/NOPB       | Active | Production    | WSON (NGT)   8 | 4500   LARGE T&R      | Yes  | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | 5109BSD      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## **PACKAGE OPTION ADDENDUM**

www.ti.com 2-May-2025

#### OTHER QUALIFIED VERSIONS OF LM5109B:

• Automotive : LM5109B-Q1

NOTE: Qualified Version Definitions:

• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 19-Oct-2024

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM5109BMAX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LM5109BSD/NOPB  | WSON            | NGT                | 8 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM5109BSDX/NOPB | WSON            | NGT                | 8 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |



www.ti.com 19-Oct-2024



## \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM5109BMAX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LM5109BSD/NOPB  | WSON         | NGT             | 8    | 1000 | 208.0       | 191.0      | 35.0        |
| LM5109BSDX/NOPB | WSON         | NGT             | 8    | 4500 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Oct-2024

## **TUBE**



#### \*All dimensions are nominal

| Ì | Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |  |
|---|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|--|
| ١ | LM5109BMA/NOPB | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |  |



PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## 重要通知和免责声明

TI"按原样"提供技术和可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证没有瑕疵且不做出任何明示或暗示的担保,包括但不限于对适销性、某特定用途方面的适用性或不侵犯任何第三方知识产权的暗示担保。

这些资源可供使用 TI 产品进行设计的熟练开发人员使用。您将自行承担以下全部责任:(1) 针对您的应用选择合适的 TI 产品,(2) 设计、验证并测试您的应用,(3) 确保您的应用满足相应标准以及任何其他功能安全、信息安全、监管或其他要求。

这些资源如有变更,恕不另行通知。TI 授权您仅可将这些资源用于研发本资源所述的 TI 产品的相关应用。 严禁以其他方式对这些资源进行复制或展示。您无权使用任何其他 TI 知识产权或任何第三方知识产权。您应全额赔偿因在这些资源的使用中对 TI 及其代表造成的任何索赔、损害、成本、损失和债务,TI 对此概不负责。

TI 提供的产品受 TI 的销售条款或 ti.com 上其他适用条款/TI 产品随附的其他适用条款的约束。TI 提供这些资源并不会扩展或以其他方式更改 TI 针对 TI 产品发布的适用的担保或担保免责声明。

TI 反对并拒绝您可能提出的任何其他或不同的条款。

邮寄地址:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 版权所有 © 2025,德州仪器 (TI) 公司